电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V35761YSA166BGG

产品描述Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, GREEN, BGA-119
产品类别存储    存储   
文件大小622KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V35761YSA166BGG概述

Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, GREEN, BGA-119

IDT71V35761YSA166BGG规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous SRAMs
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
IDT71V35761YS
IDT71V35781YS
IDT71V35761YSA
IDT71V35781YSA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V35761/781 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V35761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V35761/81 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V35761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array.
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
6445 tbl 01
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V35781.
1
©2004 Integrated Device Technology, Inc.
MAY 2004
DSC-6445/01
板子下载不到程序,各路大神进来看一看瞅一瞅
按照坛子里各位朋友的帖子提示,我成功的把ide装好了并且支持r7f0c8021了,但是不能下载代码,这个问题让我很头疼。今天拿最新版ide试了试还是不行:Cry:。求拯救...
人民币的幻想 瑞萨MCU/MPU
关于MSP430FR6972的bootloader地址跳转求助
大家好!有懂得的高手指点一下,我在启动MSP430FR6972的bootloader以后,将APP程序下载到制定的区域5400—FF7F,下载的也都正确(实际的数据和下载进去的都对了一遍),为什么我跳转不到需要执 ......
chenjx_ortega 单片机
那位大神有ADS1118的430程序 最好是IAR环境下的!!!
读出来的值一直是最大值 怎么调节输入都没用 读数一直不变一直是0x7fff 我用的是4.096V的量程 他一直显示4.096V 不知道是不是SPI的时序有问题 SPI读写如下: /********************** ......
0℃的春天 微控制器 MCU
IC技术讲座-FPGA.zip
:):):):):):)...
白丁 FPGA/CPLD
物联网智能家居-房间之热式红外传感器心得
关于热式红外传感器,我相信很多人都玩弄过,而且玩得也非常的好,本来没啥必要再写什么心得与大家分享,而且怕写不好误导了人家。为了完成交代的任务,我也老生长谈写一点凑个数!!:titter: ......
IC爬虫 DIY/开源硬件专区
又一个苦逼的光棍节,大伙有什么要说的呢?
今天光棍节,大伙想说什么呢?在我贴里回复的,我预祝他们都心想事成。我这个可是心愿贴呀:lol...
wateras1 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 933  1751  2701  2624  2328  7  50  59  47  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved