电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT273AE

产品描述D Flip-Flop, FCT Series, 1-Func, Positive Edge Triggered, 8-Bit, True Output, CMOS, CDFP20, CERPACK-20
产品类别逻辑    逻辑   
文件大小61KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT74FCT273AE概述

D Flip-Flop, FCT Series, 1-Func, Positive Edge Triggered, 8-Bit, True Output, CMOS, CDFP20, CERPACK-20

IDT74FCT273AE规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码DFP
包装说明DFP, FL20,.3
针数20
Reach Compliance Codenot_compliant
系列FCT
JESD-30 代码R-GDFP-F20
JESD-609代码e0
负载电容(CL)50 pF
逻辑集成电路类型D FLIP-FLOP
最大频率@ Nom-Sup83300000 Hz
最大I(ol)0.048 A
位数8
功能数量1
端子数量20
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料CERAMIC, GLASS-SEALED
封装代码DFP
封装等效代码FL20,.3
封装形状RECTANGULAR
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
Prop。Delay @ Nom-Sup7.2 ns
传播延迟(tpd)7.2 ns
认证状态Not Qualified
座面最大高度2.337 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
触发器类型POSITIVE EDGE
宽度6.9215 mm
Base Number Matches1

文档预览

下载PDF文档
®
FAST CMOS
OCTAL FLIP-FLOP
WITH MASTER RESET
DESCRIPTION:
IDT54/74FCT273
IDT54/74FCT273A
IDT54/74FCT273C
Integrated Device Technology, Inc.
FEATURES:
IDT54/74FCT273 equivalent to FAST™ speed;
IDT54/74FCT273A 45% faster than FAST
IDT54/74FCT273C 55% faster than FAST
Equivalent to FAST output drive over full temperature
and voltage supply extremes
I
OL
= 48mA (commercial) and 32mA (military)
CMOS power levels (1mW typ. static)
TTL input and output level compatible
CMOS output level compatible
Substantially lower input current levels than FAST
(5µA max.)
Octal D flip-flop with Master Reset
JEDEC standard pinout for DIP and LCC
Product available in Radiation Tolerant and Radiation
Enhanced versions
Military product compliant to MIL-STD-883, Class B
The IDT54/74FCT273/A/C are octal D flip-flops built using
an advanced dual metal CMOS technology. The IDT54/
74FCT273/A/C have eight edge-triggered D-type flip-flops
with individual D inputs and O outputs. The common buffered
Clock (CP) and Master Reset ( ) inputs load and reset
(clear) all flip-flops simultaneously.
The register is fully edge-triggered. The state of each D
input, one set-up time before the LOW-to-HIGH clock
transition, is transferred to the corresponding flip-flop’s O
output.
All outputs will be forced LOW independently of Clock or
Data inputs by a LOW voltage level on the
input. The
device is useful for applications where the true output only is
required and the Clock and Master Reset are common to all
storage elements.
MR
MR
FUNCTIONAL BLOCK DIAGRAM
D
0
CP
D
CP
R
D
MR
O
0
O
1
O
2
O
3
O
4
O
5
O
6
O
7
2558 drw 01
D
1
D
2
D
3
D
4
D
5
D
6
D
7
Q
D
CP
Q
R
D
D
CP
Q
R
D
D
CP
Q
R
D
D
CP
Q
R
D
D
CP
Q
R
D
D
CP
Q
R
D
D
CP
Q
R
D
PIN CONFIGURATIONS
D
0
O
0
MR
Vcc
O
7
3 2
4
5
6
7
8
O
3
GND
CP
O
4
D
4
MR
O
0
D
0
D
1
O
1
O
2
D
2
D
3
O
3
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
P20-1
D20-1
SO20-2
&
E20-1
17
16
15
14
13
12
11
Vcc
O
7
D
7
D
6
O
6
O
5
D
5
D
4
O
4
CP
INDEX
D
1
O
1
O
2
D
2
D
3
L20-2
20 19
18
1
17
16
15
14
9 10 11 12 13
D
7
D
6
O
6
O
5
D
5
2558 drw 02
DIP/SOIC/CERPACK
TOP VIEW
LCC
TOP VIEW
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FAST is a registered trademark of National Semiconductor Co.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1992
Integrated Device Technology, Inc.
MAY 1992
DSC-4609/2
7.10
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1290  1093  1276  1845  2112  34  6  43  45  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved