电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

843002BY-31LFT

产品描述Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小448KB,共28页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

843002BY-31LFT概述

Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64

843002BY-31LFT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
端子数量64
最高工作温度70 °C
最低工作温度
最大输出时钟频率700 MHz
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压3.465 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
FEMTOCLOCKS™ VCXO BASED
FREQUENCY TRANSLATOR/JITTER ATTENUATOR
ICS843002-31
G
ENERAL
D
ESCRIPTION
The ICS843002-31 is a member of the
HiperClockS™ family of high performance clock
HiPerClockS™
solutions from IDT. This monolithic device is a high-
perfor mance, PLL-based synchronous clock
generator and jitter attenuation circuit. The
ICS843002-31 contains two clock multiplication stages that are
cascaded in series. The first stage is a VCXO-based PLL that
is optimized to provide reference clock jitter attenuation, to be
jitter tolerant, and to provide a stable reference clock for the
second multiplication stage. The second stage is the proprietary
IDT FemtoClock™circuit which is a high-frequency, sub-
picosecond clock multiplier.
F
EATURES
Outputs:
Two high frequency differential LVPECL outputs
Output frequency: up to 700MHz
One LVCMOS/LVTTL VCXO PLL output with output enable
One Reference clock output with output enable
One LOCK detect output
Input mux supports 3 selectable inputs: one differential input
pair and two LVCMOS/LVTTL input clocks
13-bit VCXO PLL feedback and reference dividers provide
wide range of frequency translation ratio options
FemtoClock frequency multiplier supports rate of:
560MHz - 700MHz
‘Lock Detect’ output reports lock status of VCXO PLL
VCXO PLL circuit provides jitter attenuation with
loop bandwidth of 250Hz and below (user adjustable)
RMS phase jitter, random at 12kHz to 20MHz:
<1ps (design target)
3.3V supply voltage
0°C to 70°C ambient operating temperature
Industrial temperature information available upon request
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
V
CCA
_
XO
XTAL_IN
XTAL_OUT
IC
S
The VCXO PLL has an on-chip VCXO circuit that uses an
external, inexpensive pullable crystal in the 17.5 to 25MHz
range. The PLL includes 13 bit reference and feedback
dividers suppor ting complex PLL multiplication ratios and
input reference clock rates as low as 2.3kHz. External loop
filter components are used (two resistors and two capacitors)
to achieve the low loop bandwidth needed for jitter atten-
uation of a recovered data clock.
The FemtoClock circuit can multiply the VCXO crystal frequency
by a factor of 28 or 32 (selectable) and provide a clock output of
up to 700MHz.
Clock Input/Output Configuration:
• Clock Inputs - one differential pair, two singled ended
(mux selected)
• Differential input pair can support LVPECL, LVDS,
LVHSTL, SSTL, HCSL or single-ended LVCMOS
or LVTTL levels
• Singled ended inputs can support LVCMOS or
LVTTL levels
• Clock Outputs, FemtoClockS two LVPECL pairs
(selectable output dividers)
• Clock Output, VCXO – one single ended output
(at VCXO crystal frequency)
• Clock Output, other – VCXO reference clock
Example Applications:
• SONET/SDH line card clock generator (up to 622.08MHz
for OC-48) using 8kHz frame clock as input reference
• Jitter attenuation of a recovered communications clock
• Complex-ratio clock frequency translation between
various communication protocols, such as:
• For telecom, OC-12 to E3 rate conversion, 622.08MHz
to 34.368MHz, PLL ratio of 179/32
• For digital video, ITU-R601 to SMPTE 252M/59.94,
27MHz to 74.17582MHz, PLL ratio of 250/91
P
IN
A
SSIGNMENT
XOFB0
XOFB1
XOFB2
XOFB3
XOFB4
XOFB5
XOFB6
XOFB7
XOFB8
XOFB9
XOFB10
XOFB11
LF1
LF0
ISET
V
EE
NV1
NV0
V
CC
MR
CLK0
nCLK0
OE_REF
CLK1
V
CC
SEL1
SEL0
CLK2
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
1
2
3
4
5
6
7
64-Lead TQFP, EPAD
8
10mm x 10mm x 1.0mm
9
package body
10
Y package
11
XOFB12
ICS843002-31
12
13
14
Top View
15
16
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
V
EE
REF_CLK
VCLK
LOCK
V
CCO
_
CMOS
nQB
QB
V
EE
nQA
QA
V
CCO
_
PECL
MP
NPB0
NPB1
NPB2
V
CCA
The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization
and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.
IDT
/ ICS
VCXO FREQUENCY TRANSLATOR/JITTER ATTENUATOR
1
XOIN12
XOIN11
XOIN10
XOIN9
XOIN8
XOIN7
XOIN6
XOIN5
XOIN4
XOIN3
XOIN2
XOIN1
XOIN0
NPA2
NPA1
NPA0
ICS843002BY-31
REV. C
February 23,
2009

843002BY-31LFT相似产品对比

843002BY-31LFT 843002BY-31 843002BY-31LF 843002BY-31T
描述 Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64 Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, MS-026ACD-HD, TQFP-64 Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64 Clock Generator, 700MHz, PQFP64, 10 X 10 MM, 1 MM HEIGHT, MS-026ACD-HD, TQFP-64
是否无铅 不含铅 含铅 不含铅 含铅
是否Rohs认证 符合 不符合 符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP QFP QFP
包装说明 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64 10 X 10 MM, 1 MM HEIGHT, MS-026ACD-HD, TQFP-64 10 X 10 MM, 1 MM HEIGHT, ROHS COMPLIANT, MS-026ACD-HD, TQFP-64 10 X 10 MM, 1 MM HEIGHT, MS-026ACD-HD, TQFP-64
针数 64 64 64 64
Reach Compliance Code compliant not_compliant compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
JESD-30 代码 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64
JESD-609代码 e3 e0 e3 e0
长度 10 mm 10 mm 10 mm 10 mm
端子数量 64 64 64 64
最高工作温度 70 °C 70 °C 70 °C 70 °C
最大输出时钟频率 700 MHz 700 MHz 700 MHz 700 MHz
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TFQFP TFQFP TFQFP TFQFP
封装形状 SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度) 260 225 260 225
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 MATTE TIN TIN LEAD MATTE TIN TIN LEAD
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30
宽度 10 mm 10 mm 10 mm 10 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
Base Number Matches 1 1 1 1
Is Samacsys - N N N

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 347  1552  2363  1279  218  7  32  48  26  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved