电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

P2010Y1150WBPT

产品描述Fixed Resistor, Thin Film, 1W, 115ohm, 300V, 0.05% +/-Tol, -10,10ppm/Cel, 2010,
产品类别无源元件    电阻器   
文件大小163KB,共10页
制造商Vishay(威世)
官网地址http://www.vishay.com
下载文档 详细参数 全文预览

P2010Y1150WBPT概述

Fixed Resistor, Thin Film, 1W, 115ohm, 300V, 0.05% +/-Tol, -10,10ppm/Cel, 2010,

P2010Y1150WBPT规格参数

参数名称属性值
是否Rohs认证不符合
Objectid703453857
Reach Compliance Codecompliant
Country Of OriginFrance
ECCN代码EAR99
YTEOL5.59
构造Chip
端子数量2
最高工作温度155 °C
最低工作温度-55 °C
封装高度0.5 mm
封装长度5.08 mm
封装形式SMT
封装宽度2.54 mm
包装方法TR, Paper
额定功率耗散 (P)1 W
参考标准MIL-PRF-55342G
电阻115 Ω
电阻器类型FIXED RESISTOR
系列P
尺寸代码2010
技术THIN FILM
温度系数10 ppm/°C
端子面层Tin/Lead/Silver - with Nickel barrier
容差0.05%
工作电压300 V

P2010Y1150WBPT文档预览

P
Vishay Sfernice
High Precision Wraparound - Wide Ohmic Value Range
Thin Film Chip Resistors
FEATURES
Load life stability at ± 70 °C for 2000 h:
0.1 % under Pn/0.05 % under Pd
Low temperature coefficient down to
5 ppm/°C
(- 25 °C; + 85 °C)
Very low noise < 35 dB and
voltage coefficient
< 0.01 ppm/V
Wide resistance range: 10
Ω
to 50 MΩ
depending on size
Tolerances to
±
0.01 %
•In
lot tracking
5 ppm/°C
Termination: thin film technology
Gold plated or pre-tinned terminations over nickel barrier
Short circuits (jumpers) r < 50 mR, I < 2 A
SMD wraparound terminations
Compliant to RoHS directive 2002/95/EC
For low noise and precision applications, superior stability,
low temperature coefficient of resistance, and low voltage
coefficient, Vishay Sfernice’s proven precision
thin film
wraparound
resistors
exceed
requirements
of
MIL-PRF-55342G characteristics Y ± 10 ppm/°C (- 55 °C;
+ 155 °C) down to ± 5 ppm/°C (- 55 °C; + 155 °C).
DIMENSIONS
in millimeters [inches]
A
D
D
C
B
E
E
A
CASE
SIZE
MAX. TOL.
+ 0.152 [+ 0.006]
MIN. TOL.
- 0.152 [- 0.006]
NOMINAL
0302
0402
0505
0603
0705/0805
1005
1206
1505
2010
0.75 [0.029]
1.00 [0.039]
1.27 [0.005
1.52 [0.060]
1.91 [0.075]
2.54 [0.100]
3.06 [0.120]
3.81 [0.150]
5.08 [0.200]
B
MAX. TOL.
+ 0.127 [+ 0.005]
MIN. TOL.
- 0.127 [- 0.005]
NOMINAL
0.60 [0.024]
0.60 [0.024]
1.27 [0.050]
0.85 [0.033]
1.27 [0.050]
1.27 [0.050]
1.60 [0.063]
1.32 [0.052]
2.54 [0.100]
0.40 [0.016]
0.48 [0.019]
0.38 [0.015]
0.13 [0.005]
NOMINAL
0.15 [0.006]
0.25 [0.010]
D/E
TOLERANCE
0.08 [0.003]
0.1 [0.004]
Note
• Case size 2512 under development. Please consult Vishay Sfernice.
* Pb containing terminations are not RoHS compliant, exemptions may apply
** Please see document “Vishay Material Category Policy”:
www.vishay.com/doc?99902
www.vishay.com
60
For technical questions, contact:
sfer@vishay.com
Document Number: 53017
Revision: 10-Sep-09
P
High Precision Wraparound - Wide Ohmic Value Range
Vishay Sfernice
Thin Film Chip Resistors
SUGGESTED LAND PATTERN
(to IPC-7351A)
G
min.
X
max.
Z
max.
DIMENSIONS (in millimeter)
CHIP SIZE
Z
max.
0302
0402
0505
0603
0705/0805
1005
1206
1505
2010
1.30
1.55
1.82
2.37
2.76
3.39
3.91
4.66
5.93
G
min.
0.14
0.15
0.10
0.35
0.74
1.37
1.85
2.44
3.71
X
max.
0.73
0.73
1.40
0.98
1.40
1.40
1.73
1.45
2.67
Note
• Case size 2512 under development. Please consult Vishay Sfernice.
ELECTRICAL SPECIFICATIONS
CASE SIZE
POWER RATING
mW
Pn
(1)
0302
0402
0505
0603
0705/0805
1005
1206
1505
2010
40
63
125
125
200
250
330
350
1000
Pd
(1)
30
40
50
100
125
125
250
175
500
LIMITING ELEMENT VOLTAGE
V
25
50
50
75
150
75
200
75
300
RESISTANCE RANGE
(2)
10
Ω
to 500 kΩ
10
Ω
to 1.5 MΩ
10
Ω
to 4 MΩ
10
Ω
to 2.5 MΩ
10
Ω
to 10 MΩ
10
Ω
to 5 MΩ
10
Ω
to 35 MΩ
10
Ω
to 10 MΩ
10
Ω
to 50 MΩ
Notes
Case size 2512 under development. Please consult Vishay Sfernice.
(1)
Pn = Nominal power - Pd = Derated power intended to improve stability.
(2)
For ohmic range versus tolerance and TCR see detailed table page 62.
Document Number: 53017
Revision: 10-Sep-09
For technical questions, contact:
sfer@vishay.com
www.vishay.com
61
P
Vishay Sfernice
High Precision Wraparound - Wide Ohmic Value Range
Thin Film Chip Resistors
ELECTRICAL SPECIFICATIONS
Resistance Range:
Resistance Tolerance:
10
Ω
to 50 MΩ
± 0.1 % to ± 1 %
± 0.01 % to ± 0.05 % on Y type
Power Dissipation:
Pn:
40 mW to 1 W
Pd:
40 mW to 500 mW
on tolerance tighter than ± 0.05 %
Temperature Coefficient:
5 ppm (0 °C; 70 °C);
10 ppm (- 55 °C; + 155 °C)
TOLERANCE AND TCR VERSUS OHMIC VALUE
SIZE
VALUE
RANGE
10R to 500K
10R to 75K
39R to 75K
39R to 50K
100R to 50K
250R to 50K
10R to 1M5
10R to 150K
39R to 150K
39R to 100K
100R to 100K
250R to 100K
10R to 4M
10R to 300K
39R to 300K
39R to 260K
100R to 260K
250R to 260K
10R to 2M5
10R to 500K
39R to 500K
39R to 332K
100R to 332K
250R to 332K
10R to 10M
10R to 750K
39R to 750K
39R to 511K
100R to 511K
250R to 511K
10R to 5M
10R to 750K
39R to 750K
39R to 500K
100R to 500K
250R to 500K
10R to 35M
10R to 3M5
39R to 3M5
39R to 1M8
100R to 1M8
250R to 1M8
10R to 10M
10R to 1M
39R to 1M
39R to 750K
100R to 750K
250R to 750K
10R to 50M
10R to 6M
39R to 6M
39R to 3M
100R to 3M
250R to 3M
TIGHTEST
TOLERANCE
%
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
0.1
0.1
0.05
0.05
0.02
0.01
BEST TCR
(ppm/°C)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
50
25
25
10 (5)
(3)
10 (5)
(3)
10 (5)
(3)
P0302
CLIMATIC SPECIFICATIONS
Operating Temp. Range:
- 55 °C to + 155 °C
For temperature up to 215 °C, please consult factory
P0402
MECHANICAL SPECIFICATIONS
Substrate:
Technology:
Film:
Protection:
Terminations:
Alumina
Thin film
Nickel chromium
with mineral
passivation or
CrSi
Silicone
B type:
SnPb over nickel barrier
for solder reflow
N type:
SnAg over nickel barrier
G type:
gold over nickel barrier
for other applications
P0505
P0603
TEMPERATURE COEFFICIENT
TCR
± 5 ppm/°C
(1)(2)
(2)
P0705/0805
FILM
NiCr
NiCr
NiCr
NiCr or CrSi
NiCr or CrSi
P1005
CODE
Z
Y
E
H
K
± 10 ppm/°C
± 25 ppm/°C
± 50 ppm/°C
± 100 ppm/°C
Notes
(1)
Reduced temperature operating range:
[0 °C; + 70 °C] option available for (- 25 °C; + 85 °C): 0027
and [- 55 °C; + 155 °C]: 0079
(2)
R > 39
Ω
on request for lower values.
P1206
POWER DERATING CURVE
Rated Power (%)
P1505
100
80
60
P2010
40
20
0
0
20
40
60 70
80
100
120
140 155
Ambient Temperature in °C
www.vishay.com
62
Note
Size 2512 under development. Please consult Vishay Sfernice.
(3)
5 ppm/°C in a reduced operating range (0 °C; + 70 °C). Options
available for operating range (- 25 °C; + 85 °C) and (- 55 °C;
+ 155 °C) upon request with price adder.
Document Number: 53017
Revision: 10-Sep-09
For technical questions, contact:
sfer@vishay.com
P
High Precision Wraparound - Wide Ohmic Value Range
Vishay Sfernice
Thin Film Chip Resistors
POPULAR OPTIONS
For any option it is recommended to consult Vishay Sfernice for availability first.
Option: Enlarged terminations:
For stringent and special power dissipation requirements, the thermal resistance between the resistive layer and the solder joint
can be reduced using enlarged terminations chip resistors which are soldered on large and thick copper pads acting as heatsink
(see application note: 53048 Power Dissipation in High Precision Vishay Sfernice Chip Resistors and Arrays (P Thin Film, PRA
Arrays, CHP Thick Film)
www.vishay.com/doc?53048.
Option to order: 0063 (applies to size 1206/1505/2010).
DIMENSIONS
(Option 0063) in millimeters
Bottom view for mounting
A
Uncoatted
ceramic
Enlarged
termination
B
F
D
E
A
CASE
SIZE
MAX. TOL.
+ 0.152
MIN. TOL.
- 0.152
NOMINAL
1206
1505
2010
3.06
3.81
5.08
B
MAX. TOL.
+ 0.127
MIN. TOL.
- 0.127
NOMINAL
1.60
1.32
2.54
E
MAX. TOL.
+ 0.13
MIN. TOL.
- 0.13
NOMINAL
0.40
0.48
D
MAX. TOL.
+ 0.13
MIN. TOL.
- 0.13
NOMINAL
1.215
1.59
2.25
0.63
0.50
0.76
NOMINAL
F
MIN.
MAX.
Note
• Case size 2512 under development. Please consult Vishay Sfernice.
SUGGESTED LAND PATTERN
(Option 0063)
G
min.
X
max.
Z
max.
CHIP SIZE
1206
1505
2010
DIMENSIONS (in millimeter)
Z
max.
3.91
4.66
5.93
0.50
G
min.
X
max.
1.73
1.45
2.67
Note
• Case size 2512 under development. Please consult Vishay Sfernice.
Document Number: 53017
Revision: 10-Sep-09
For technical questions, contact:
sfer@vishay.com
www.vishay.com
63
P
Vishay Sfernice
High Precision Wraparound - Wide Ohmic Value Range
Thin Film Chip Resistors
Option: Tightest Temperature Coefficient on Extended Temperature Range
Option to order 0027:
TCR: 5 ppm/°C in [- 25 °C; + 85 °C] temperature range. Price adder will apply. Please consult Vishay Sfernice.
Option to order 0079:
TCR: 5 ppm/°C in [- 55 °C; + 155 °C] temperature range. Price adder will apply. Please consult Vishay Sfernice.
Option: High Temperature
For applications such as down hole drilling, high temperature withstanding is required. Vishay Sfernice offers an option
for utilization on extended temperature range: [- 55 °C; + 215 °C] powered (and up to 230 °C unpowered).
For guidance in designs, please refer to application note: 53047 Power Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays (P, PRA etc.) (High Temperature Application)
www.vishay.com/doc?53047.
Option to order 0031:
Performances:
Best temperature coefficient:
5 ppm/°C in [0 °C; + 70 °C]
10 ppm/°C [- 55 °C; + 155 °C]
15 ppm/°C [- 55 °C; + 185 °C]
25 ppm/°C [- 55 °C; + 215 °C]
Power rating: 0.1 x Pn
Best tolerance after high temperature assembly: 0.1 %
Long term stability: 0.5 % after 1000 h at 215 °C (ambient temperature) at 0.1 Pn
Load life stability after 4000 h unpowered
4500
4000
230 °C
3500
215 °C
3000
ΔR/R
ch/ppm
2500
2000
1500
1000
500
0
- 500 0
200
400
600
800
1000 1200 1400 1600 1800 2000 2200 2400 2600 2800 3000 3200 3400 3600 3800 4000
h
185 °C
200 °C
www.vishay.com
64
For technical questions, contact:
sfer@vishay.com
Document Number: 53017
Revision: 10-Sep-09
求助———基于FPGA的SDRAM读写的串口调试
想问一下,我按照特权同学的那个程序调试SDRAM,串口收到的数据时出现许多F7和FF,求解???86772...
haihu608 FPGA/CPLD
281x DSP无需仿真器,串口烧写Flash方法
考虑到众多买不起仿真器的劳苦大众!下面提供利用PC RS232下载flash到281x的方法: 第一步:安装DSP.com/forum.php?mod=forumdisplay&fid=58" target="_blank" class="relatedlink">CCS2.2或更 ......
fish001 DSP 与 ARM 处理器
坛子里的兄弟姐妹们,大家中午午睡吗?
如题话说---春困秋乏夏打盹,这一年四季貌似都是在昏昏欲睡中度过了。精神不好是万万不利于工作学习的。上班的休息不好下午工作不来劲,上学的休息不好下午课桌成了睡床。这春天到了,大家伙都 ......
liuceone 聊聊、笑笑、闹闹
Xilinx SDK对软件应用的调试需要链接开发板吗
如题,Xilinx SDK对软件应用的调试一定需要链接开发板吗,能否像单纯的硬件设计那样不需要开发板,就能调试并生成最后的比特流文件呢?谢谢 ...
441307320 FPGA/CPLD
请问谁有这款开发板的光盘资料啊?frandly ARM 2410
小弟在实验室找到了几年前师兄留下的ARM9 SBC2410X 开发板,硬件全部设备,包含显示屏 和JTAG 线,但是没有配套的资料说明,正在学习嵌入式linux 的课程,希望能顺便实践一下。 各位朋友: ......
koanzhongxue ARM技术
电子节能灯的十大经验定律
节能灯电子镇流器的设计是照明行业设计的一大难点。很多厂家生产的产品由于质量不过关,给用户造成“节能不节钱”的现象,严重地影响了节能灯的声誉。这其中很大的部分问题是镇流器的质量不过关 ......
zbz0529 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 923  1785  825  1631  975  19  36  17  33  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved