电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R9662401TXC

产品描述4000/14000/40000 SERIES, 4-BIT RIGHT SERIAL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDFP16, CERAMIC, DFP-16
产品类别逻辑    逻辑   
文件大小74KB,共3页
制造商Renesas(瑞萨电子)
官网地址https://www.renesas.com/
下载文档 详细参数 选型对比 全文预览

5962R9662401TXC概述

4000/14000/40000 SERIES, 4-BIT RIGHT SERIAL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDFP16, CERAMIC, DFP-16

5962R9662401TXC规格参数

参数名称属性值
零件包装代码DFP
包装说明DFP, FL16,.3
针数16
Reach Compliance Codeunknown
计数方向RIGHT
系列4000/14000/40000
JESD-30 代码R-CDFP-F16
JESD-609代码e4
逻辑集成电路类型SERIAL IN PARALLEL OUT
最大频率@ Nom-Sup2220000 Hz
位数4
功能数量2
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
输出极性TRUE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装等效代码FL16,.3
封装形状RECTANGULAR
封装形式FLATPACK
电源5/15 V
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class T
座面最大高度2.92 mm
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量100k Rad(Si) V
触发器类型POSITIVE EDGE
宽度6.73 mm
Base Number Matches1

文档预览

下载PDF文档
CD4015BT
Data Sheet
July 1999
File Number
4621.1
CMOS Dual 4-Stage Static Shift Register
With Serial Input/Parallel Output
Intersil’s Satellite Applications
(SAF) devices are fully
tested and guaranteed to 100kRAD total dose. These QML
Class T devices are processed to a standard flow intended
to meet the cost and shorter lead-time needs of large
volume satellite manufacturers, while maintaining a high
level of reliability.
CD4015BT consists of two identical, independent, 4-stage
serial-input/parallel output registers. Each register has
independent CLOCK and RESET inputs as well as a single
serial DATA input. “Q” outputs are available from each of the
four stages on both registers. All register stages are D type,
master-slave flip-flops. The logic level present at the DATA
input is transferred into the first register stage and shifted
over one stage at each positive-going clock transition.
Resetting of all stages is accomplished by a high level on the
reset line. Register expansion to 8 stages using one
CD4015BT, or to more than 8 stages using additional
CD4015BT’s is possible.
Flow
TM
Features
• QML Class T, Per MIL-PRF-38535
• Radiation Performance
- Gamma Dose (γ) 1 x 10
5
RAD(Si)
- SEP Effective LET > 75 MEV/gm/cm
2
• Medium Speed Operation 12MHz (typ.) Clock Rate at V
DD
- V
SS
= 10V
• Fully Static Operation
• 8 Master-Slave Flip-Flops Plus Input and Output Buffering
• 100% Tested For Quiescent Current at 20V
• 5V, 10V and 15V Parametric Ratings
• Standardized Symmetrical Output Characteristics
Pinouts
CD4015BT (SBDIP), CDIP2-T16
TOP VIEW
CLOCK B 1
Q4B 2
Q3A 3
Q2A 4
Q1A 5
RESET A 6
DATA A 7
V
SS
8
16 V
DD
15 DATA B
14 RESET B
13 Q1B
12 Q2B
11 Q3B
10 Q4A
9 CLOCK A
Specifications
Specifications for Rad Hard QML devices are controlled by
the Defense Supply Center in Columbus (DSCC). The SMD
numbers listed below must be used when ordering.
Detailed Electrical Specifications for the CD4015BT are
contained in SMD 5962-96624.
A “hot-link” is provided from
our website for downloading.
www.intersil.com/spacedefense/newsafclasst.asp
Intersil’s Quality Management Plan (QM Plan), listing all
Class T screening operations, is also available on our
website.
www.intersil.com/quality/manuals.asp
CLOCK B
CD4015BT (FLATPACK), CDFP4-F16
TOP VIEW
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
DATA B
RESET B
Q1B
Q2B
Q3B
Q4A
CLOCK A
Ordering Information
ORDERING
NUMBER
5962R9662401TEC
5962R9662401TXC
PART
NUMBER
CD4015BDTR
CD4015BKTR
TEMP.
RANGE
(
o
C)
-55 to 125
-55 to 125
Q4B
Q3A
Q2A
Q1A
RESET A
DATA A
V
SS
NOTE:
Minimum order quantity for -T is 150 units through
distribution, or 450 units direct.
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
www.intersil.com or 407-727-9207
|
Copyright
©
Intersil Corporation 1999
Satellite Applications Flow™ (SAF) is a trademark of Intersil Corporation.

5962R9662401TXC相似产品对比

5962R9662401TXC 5962R9662401TEC
描述 4000/14000/40000 SERIES, 4-BIT RIGHT SERIAL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDFP16, CERAMIC, DFP-16 4000/14000/40000 SERIES, 4-BIT RIGHT SERIAL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDIP16, SIDE BRAZED, CERAMIC, DIP-16
零件包装代码 DFP DIP
包装说明 DFP, FL16,.3 DIP, DIP16,.3
针数 16 16
Reach Compliance Code unknown unknown
计数方向 RIGHT RIGHT
系列 4000/14000/40000 4000/14000/40000
JESD-30 代码 R-CDFP-F16 R-CDIP-T16
JESD-609代码 e4 e4
逻辑集成电路类型 SERIAL IN PARALLEL OUT SERIAL IN PARALLEL OUT
最大频率@ Nom-Sup 2220000 Hz 2220000 Hz
位数 4 4
功能数量 2 2
端子数量 16 16
最高工作温度 125 °C 125 °C
最低工作温度 -55 °C -55 °C
输出极性 TRUE TRUE
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
封装代码 DFP DIP
封装等效代码 FL16,.3 DIP16,.3
封装形状 RECTANGULAR RECTANGULAR
封装形式 FLATPACK IN-LINE
电源 5/15 V 5/15 V
认证状态 Not Qualified Not Qualified
筛选级别 MIL-PRF-38535 Class T MIL-PRF-38535 Class T
座面最大高度 2.92 mm 5.08 mm
标称供电电压 (Vsup) 5 V 5 V
表面贴装 YES NO
技术 CMOS CMOS
温度等级 MILITARY MILITARY
端子面层 GOLD GOLD
端子形式 FLAT THROUGH-HOLE
端子节距 1.27 mm 2.54 mm
端子位置 DUAL DUAL
总剂量 100k Rad(Si) V 100k Rad(Si) V
触发器类型 POSITIVE EDGE POSITIVE EDGE
宽度 6.73 mm 7.62 mm
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1267  2801  682  724  1757  33  46  6  21  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved