电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050TACGB13.000/20.9715

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Technology Inc
下载文档 详细参数 全文预览

PT7V4050TACGB13.000/20.9715概述

PLL/Frequency Synthesis Circuit,

PT7V4050TACGB13.000/20.9715规格参数

参数名称属性值
Objectid106663354
包装说明,
Reach Compliance Codeunknown

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
电容通交流等效理解方法
电容通交流等效理解方法在分析电容交流电路时,采用充电和放电的分析方法是十分复杂的,且不容易理解,所以要采用等效分析方法,这种分析方法很简单,电路分析中大量采用,必须牢牢掌握。    ......
Aguilera 模拟与混合信号
About NT7553E
Hello all: Note: Transfer synchronization function for an 8-bit bus interface The NT7553E supports the transfer synchronization function, which resets the upper/lower counter to ......
losas 单片机
用最新板MDK库玩转智林STM32开发板(之一)-----只写一个文件点亮LED
用最新板MDK库玩转智林STM32开发板(之一)-----只写一个文件点亮LED众所周知智林的板子是不用固件库的,本人想用库行不行,昨天一试还真行,且为最新的库,环境为 RealView MDK 3.40评估版 我 ......
ddllxxrr stm32/stm8
开关电源各种拓扑分析
119313119314119315...
qwqwqw2088 电源技术
pda中datagrid底色改变问题
小弟用c#开发,在pda上使用datagrid控件 想问,如果我查询出的结果,需要使符合条件的数据行,底色进行改变,可以实现吗? 谢谢!...
qing_yx 嵌入式系统
没新币在买东西阿
没新币在买东西阿...
gezi1980 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2841  1853  1614  758  2377  58  38  33  16  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved