电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5310-EVB

产品描述board evaluation for si5310
产品类别开发板/开发套件/开发工具   
文件大小269KB,共26页
制造商Silicon Laboratories Inc
下载文档 全文预览

SI5310-EVB在线购买

供应商 器件名称 价格 最低购买 库存  
SI5310-EVB - - 点击查看 点击购买

SI5310-EVB概述

board evaluation for si5310

文档预览

下载PDF文档
Si5310
P
RECISION
C
L O C K
M
ULTIPLIER
/ R
EGENERATOR
IC
Features
Complete precision clock multiplier and clock regenerator device:
Performs clock multiplication to one
of two frequency ranges:
150–167 MHz or 600–668 MHz
Jitter generation as low as
0.5 ps
rms
for 622 MHz output
Accepts input clock from
9.4–668 MHz
Regenerates a “clean”, jitter-
attenuated version of input clock
DSPLL™ technology provides
superior jitter performance
Small footprint: 4 x 4 mm
Low power: 310 mW typical
ROHS-compliant Pb-free
packaging option available
Ordering Information:
See page 21.
Applications
SONET/SDH systems
Terabit routers
Digital cross connects
Optical transceiver modules
Gigabit Ethernet systems
Fibre channel
Pin Assignments
Si5310
MULTOUT+
MULTOUT–
15
MULTSEL
Description
REXT
1
2
3
4
5
20 19 18 17 16
PWRDN
VDD
CLKOUT+
CLKOUT–
VDD
The Si5310 is a fully integrated low-power clock multiplier and clock
regenerator IC. The clock multiplier generates an output clock that is an
integer multiple of the input clock. The clock regenerator operates
simultaneously, creating a “clean” version of the input clock by using the
clock synthesis phase-locked loop (PLL) to remove unwanted jitter and
square up the input clock’s rising and falling edges. The Si5310 uses
Silicon Laboratories patented DSPLL
®
architecture to achieve superior
jitter performance while eliminating the analog loop filter found in
traditional PLL designs with a digital signal-processing algorithm.
The Si5310 represents a new standard in low jitter, small size, low power,
and ease-of-use for clock devices. It operates from a single 2.5 V supply
over the industrial temperature range (–40 to 85 °C).
VDD
GND
REFCLK+
REFCLK–
GND
NC
GND
Pad
14
13
12
11
6
LOL
7
VDD
8
GND
9
CLKIN+
10
CLKIN–
Functional Block Diagram
Regeneration
BUF
2
CLKOUT+
CLKOUT–
CLKIN+
CLKIN–
2
BUF
DSPLL
®
Phase-Locked
Loop
Calibration
2
PWRDN/CAL
MULTOUT+
MULTOUT–
LOL
BUF
2
Bias Gen
REFCLK+
REFCLK–
MULTSEL
REXT
Rev. 1.3 6/08
Copyright © 2008 by Silicon Laboratories
Si5310

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2257  972  2433  275  738  20  52  44  6  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved