电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74LVC16373APVG8

产品描述Bus Driver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.635 MM PITCH, SSOP-48
产品类别逻辑    逻辑   
文件大小97KB,共6页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT74LVC16373APVG8概述

Bus Driver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.635 MM PITCH, SSOP-48

IDT74LVC16373APVG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SSOP
包装说明SSOP, SSOP48,.4
针数48
Reach Compliance Codecompliant
ECCN代码EAR99
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G48
JESD-609代码e3
长度15.875 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大I(ol)0.024 A
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP48,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
包装方法TAPE AND REEL
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup4.2 ns
传播延迟(tpd)5.3 ns
认证状态Not Qualified
座面最大高度2.794 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74LVC16373A
3.3V CMOS 16-BIT TRANSPARENT D-TYPE LATCH
INDUSTRIAL TEMPERATURE RANGE
3.3V CMOS 16-BIT
TRANSPARENT D-TYPE
LATCH WITH 3-STATE OUTPUTS
AND 5 VOLT TOLERANT I/O
FEATURES:
• Typical t
SK(o)
(Output Skew) < 250ps
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• V
CC
= 3.3V ± 0.3V, Normal Range
• V
CC
= 2.7V to 3.6V, Extended Range
• CMOS power levels (0.4μ W typ. static)
μ
• All inputs, outputs, and I/O are 5V tolerant
• Supports hot insertion
• Available in SSOP and TSSOP packages
IDT74LVC16373A
DESCRIPTION:
The LVC16373A 16-bit transparent D-type latch is built using advanced
dual metal CMOS technology. This high-speed, low-power latch is ideal
for temporary storage of data. The LVC16373A can be used for implement-
ing memory address latches, I/O ports, and bus drivers. The Output Enable
and Latch Enable controls are organized to operate each device as two 8-
bit latches or one 16-bit latch. Flow-through organization of signal pins
simplifies layout. All inputs are designed with hysteresis for improved noise
margin.
All pins of the LVC16373A can be driven from either 3.3V or 5V devices.
This feature allows the use of this device as a translator in a mixed 3.3V/
5V supply system.
The LVC16373A has been designed with a
±
24mA output driver. This
driver is capable of driving a moderate to heavy load while maintaining
speed performance.
DRIVE FEATURES:
• High Output Drivers: ±24mA
• Reduced system switching noise
APPLICATIONS:
• 5V and 3.3V mixed voltage systems
• Data communication and telecommunication systems
FUNCTIONAL BLOCK DIAGRAM
1
OE
1
2
OE
24
1
LE
48
2
LE
25
1
D
1
47
D
C Q
2
2
D
1
36
D
C Q
13
1
Q
1
2
Q
1
TO SEVEN OTHER CHANNELS
TO SEVEN OTHER CHANNELS
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
© 2006 Integrated Device Technology, Inc.
OCTOBER 2008
DSC-4624/5

IDT74LVC16373APVG8相似产品对比

IDT74LVC16373APVG8 IDT74LVC16373APAG8 IDT74LVC16373APAG IDT74LVC16373APVG
描述 Bus Driver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.635 MM PITCH, SSOP-48 Bus Driver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, 0.50 MM PITCH, TSSOP-48 Bus Driver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, GREEN, TSSOP-48 Bus Driver, LVC/LCX/Z Series, 2-Func, 8-Bit, True Output, CMOS, PDSO48, GREEN, SSOP-48
是否无铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SSOP TSSOP TSSOP SSOP
包装说明 SSOP, SSOP48,.4 0.50 MM PITCH, TSSOP-48 GREEN, TSSOP-48 GREEN, SSOP-48
针数 48 48 48 48
Reach Compliance Code compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
系列 LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z
JESD-30 代码 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48
JESD-609代码 e3 e3 e3 e3
长度 15.875 mm 12.5 mm 12.5 mm 15.875 mm
负载电容(CL) 50 pF 50 pF 50 pF 50 pF
逻辑集成电路类型 BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER
最大I(ol) 0.024 A 0.024 A 0.024 A 0.024 A
湿度敏感等级 1 1 1 1
位数 8 8 8 8
功能数量 2 2 2 2
端口数量 2 2 2 2
端子数量 48 48 48 48
最高工作温度 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE
输出极性 TRUE TRUE TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP TSSOP TSSOP SSOP
封装等效代码 SSOP48,.4 TSSOP48,.3,20 TSSOP48,.3,20 SSOP48,.4
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260 260 260
电源 3.3 V 3.3 V 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 4.2 ns 4.2 ns 4.2 ns 4.2 ns
传播延迟(tpd) 5.3 ns 5.3 ns 5.3 ns 5.3 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 2.794 mm 1.1 mm 1.1 mm 2.794 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.5 mm 0.5 mm 0.635 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 30 30 30 30
宽度 7.5 mm 6.1 mm 6.1 mm 7.493 mm
Base Number Matches 1 1 1 1
Is Samacsys - N N N
EVC 在编译时提示 ras.h 没找到?
EVC4在编译时提示 ras.h 没找到?搜了一下Include 目录,发现没有,从VC6把ras.h拷Include目录下面还是提示找不到?...
clj2811 嵌入式系统
关于散热
491784917949180...
czf0408 电源技术
记录CCS中遇到的错误
1. ICEPICK_C: Error connecting to the target: (Error -180 @ 0xFFFFFF4C) The controller has detected a target power loss. The user must turn-on or connect the power supply for ......
Aguilera 微控制器 MCU
H桥功放电路
本帖最后由 paulhyde 于 2014-9-15 03:43 编辑 求H桥功放电路的元器件,三极管用哪个型号好???二极管用哪个型号好??????:Sad: ...
990123907 电子竞赛
【八】【FPGA助学系列—例程篇】ModelSim—无设计,不仿真
【FPGA助学系列—例程篇】ModelSim—无设计,不仿真刚想开始编写一些例程,想起还有一件法宝没有祭出,那就是传说中的ModelSim。 124001先说明一下,本人是独立软件控,一般不用集成的OEM软件 ......
kdy FPGA/CPLD
uda1341的驱动不起来
ModelSim Altera仿真效果图如下:Udal341芯片L3接口控制如图1,在Mode_L3为低时(地址模式),每个Sysclk_L3的上升沿给Data_L3送一个数据,依次为01101000(低位在前);之后,再将Mode_L3拉高 ......
kready FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1174  1368  565  2703  2892  34  51  19  56  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved