电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2558S166PF8

产品描述IC sram 4.5mbit 166mhz 100tqfp
产品类别存储   
文件大小493KB,共26页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT71V2558S166PF8概述

IC sram 4.5mbit 166mhz 100tqfp

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V2556
IDT71V2558
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
2.5V I/O Supply (V
DDQ)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2556/58 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2556/58 has an on-chip burst counter. In the burst mode,
the IDT71V2556/58 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2556/58 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
x
x
x
x
x
x
x
x
x
x
Description
The IDT71V2556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Address and control signals are applied to the SRAM during one clock
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Static
Static
4875 tbl 01
ZBT and ZeroBus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.
OCTOBER 2000
DSC-4875/06
1
©2000 Integrated Device Technology, Inc.

IDT71V2558S166PF8相似产品对比

IDT71V2558S166PF8 IDT71V2556S133BG8 IDT71V2556S100BG8 IDT71V2556S166BG8 IDT71V2558S100BG8 IDT71V2558S133BG8 IDT71V2558S100PF8 IDT71V2558S166BG8 IDT71V2558S133PF8 IDT71V2558S200PF8
描述 IC sram 4.5mbit 166mhz 100tqfp IC sram 4.5mbit 133mhz 119bga IC sram 4.5mbit 100mhz 119bga IC sram 4.5mbit 166mhz 119bga IC sram 4.5mbit 100mhz 119bga IC sram 4.5mbit 133mhz 119bga IC sram 4.5mbit 100mhz 100tqfp IC sram 4.5mbit 166mhz 119bga IC sram 4.5mbit 133mhz 100tqfp IC sram 4.5mbit 200mhz 100tqfp
在北京寻求基于嵌入式dvr内核的扩展设计。
基本功能需要:基于DVR解决方案为基础进行开发的一种嵌入式控制系统。能接手机模块、触摸屏、无线WIFI、近距离315M无线控制等。QQ 528503778 本帖最后由 xueshixiang 于 2012-2-29 15:40 编辑 ......
xueshixiang 嵌入式系统
SATA的端口
小弟近来在学习硬盘方面的知识,想直接操控硬盘,但是得知道硬盘的端口号啊。我知道并口硬盘的端口号是0x170~177和0x1F0~1F7,而且我的程序在并口的情况下运行都是正常的,但是在SATA的环境就 ......
yuexiaomei 嵌入式系统
发原创贴赢E金币奖励规则(2015年7月31日停止)
为了鼓励大家发表更多原创内容,积极帮助发帖网友解决问题,我们决定每月的第一周对上月产生的所有原创内容和高质量回复进行筛选评比,选出上月表现突出的网友奖励数量不等的E金币或芯 ......
eric_wang 为我们提建议&公告
atmega16操作u盘读写模块PB375A例程
atmega16操作u盘读写模块PB375A例程 在很多工程项目中,电子系统会采集或者生成一些数据需要保存。随着U盘的普及,系统中加入数据保存到U盘已经成为一种不错的选择。该例程就是利用 atmega ......
windows_01 嵌入式系统
各种品牌电视机总线调整
各种品牌电视机总线调整 305153 ...
yjtyjt 综合技术交流
ADC0804和电压跟随器的疑问?
我想用ADC0804转2.5-4V的电压,由于电压范围才为1.5V,我想将VREF/2引脚接0.75V参考电压,我想问一下这个0.75V电压可以直接用电位器分压得到的电压吗?还是用电位器得到0.75V电压后,还得经过电 ......
wangbaogang001 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2715  2489  1615  822  1747  1  28  40  25  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved