电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V546S100PFI8

产品描述IC sram 4.5mbit 100mhz 100tqfp
产品类别存储   
文件大小184KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V546S100PFI8概述

IC sram 4.5mbit 100mhz 100tqfp

文档预览

下载PDF文档
128K x 36, 3.3V Synchronous
IDT71V546S/XS
SRAM with ZBT™ Feature,
Burst Counter and Pipelined Outputs
Features
128K x 36 memory configuration, pipelined outputs
Supports high performance system speed - 133 MHz
(4.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized registered outputs eliminate the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
Single 3.3V power supply (±5%)
Packaged in a JEDEC standard 100-pin TQFP package
clock cycle, and two cycles later its associated data cycle occurs, be it
read or write.
The IDT71V546 contains data I/O, address and control signal regis-
ters. Output enable is the only asynchronous signal and can be used to
disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V546 to be
suspended as long as necessary. All synchronous inputs are ignored
when
CEN
is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not active
when ADV/LD is low, no new memory operation can be initiated and any
burst that was in progress is stopped. However, any pending data
transfers (reads or writes) will be completed. The data bus will tri-state two
cycles after the chip is deselected or a write initiated.
The IDT71V546 has an on-chip burst counter. In the burst mode, the
IDT71V546 can provide four cycles of data for a single address presented
to the SRAM. The order of the burst sequence is defined by the
LBO
input
pin. The
LBO
pin selects between linear and interleaved burst sequence.
The ADV/LD signal is used to load a new external address (ADV/LD =
LOW) or increment the internal burst counter (ADV/LD = HIGH).
The IDT71V546 SRAM utilizes IDT's high-performance, high-volume
3.3V CMOS process, and is packaged in a JEDEC standard 14mm x
20mm 100- pin thin plastic quad flatpack (TQFP) for high board density.
Description
The IDT71V546 is a 3.3V high-speed 4,718,592-bit (4.5 Megabit)
synchronous SRAM organized as 128K x 36 bits. It is designed to
eliminate dead bus cycles when turning the bus around between reads
and writes, or writes and reads. Thus it has been given the name ZBT
TM
,
or Zero Bus Turn-around.
Address and control signals are applied to the SRAM during one
Pin Description Summary
A
0
- A
16
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
I/O
0
- I/O
31
, I/O
P1
- I/O
P4
V
DD
V
SS
Address Inputs
Three Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address / Load New Address
Linear / Interleaved Burst Order
Data Input/Output
3.3V Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Static
Static
3821 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.
OCTOBER 2008
DSC-3821/05
1
©2007 Integrated Device Technology, Inc.
大家小时候的照片有什么不同吗?
223586 你们有本事晒出来更酷的小时候的照片么? :loveliness: ...
ardtek 聊聊、笑笑、闹闹
求助:使用Altera Monitor 编译cortex-a9程序时,数学库报错
我已经加入的头文件math.h #include "BDS_ISR.h" #include "sopc.h" #include "Uart.h" #include 程序如图 258430 编译报错 E:/DE1_SoC_Workspace/DE1_Soc_B1_B2_hps_v1.0/Monit ......
wugz89 FPGA/CPLD
太阳能电池板对蓄电池充电,请大家帮忙看看
太阳能电池给蓄电池充电,为啥要搞两个MOS管啊?防止反接,直接把后面的MOS用一个二极管不就ok吗?这样的电路用两个MOS 的意义何在啊 箭头指向接蓄电池的正级。 ...
零下12度半 电源技术
[ESP32-Audio-Kit音频开发板测评]四、安装Arduino环境并点灯
Arduino环境,有的看官叱之以鼻,总认为是下九流的事,难登大雅之堂。没有么????反正我以前是这么认为。 但现在我反转了。我觉得我得从新做人了。 这就同现在的芯片一样,以前我 ......
ddllxxrr 无线连接
28335的ADC与DMA的问题
我的在做直流电机控制,ADC采集的是电压。硬件只接了一个ADCINA0。 问题1:ADC采样之后存放在结果寄存器中和存放在DMA中的区别是什么啊? 2:我只有一个采集信号,配置ADC时 ,以下配置可 ......
lvjian 微控制器 MCU
一个与非门一端接使能端E另一端P.1,P1.2问用汇编怎样编写这种状态
大侠帮忙!!!!!!!!!...
asdfgghjkllpo 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2203  2400  1387  1244  428  48  5  23  49  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved