电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3576S150PF8

产品描述IC sram 4.5mbit 150mhz 100tqfp
产品类别存储   
文件大小498KB,共18页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V3576S150PF8概述

IC sram 4.5mbit 150mhz 100tqfp

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous SRAMs
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
IDT71V3576S
IDT71V3578S
Features
Description
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial and Industrial:
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP)
The IDT71V3576/78 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3576/78 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3576/78 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V3576/78 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP).
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5279 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3578.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FEBRUARY 2012
1
DSC-5279/06
©2012 Integrated Device Technology, Inc.
51单片机最小系统PCB+原理图
51单片机最小系统PCB+原理图...
hesoka 51单片机
全国大学生电子设计竞赛--如何备赛!
本帖最后由 paulhyde 于 2014-9-15 09:46 编辑 ...
莫妮卡 电子竞赛
嵌入式新人问路
本人软件专业,正要上研究生,发展方向是Linux嵌入式和网络方向。目前只是学了本科阶段的软件基础知识,C只会写简单的程序,Linux是入门阶段,网络也了解一些粗浅的理论,等简单的8086汇编 ......
lizengmao 嵌入式系统
COOCOX仿真器使用,烧写不成功
本帖最后由 笨笨丁2018 于 2015-8-26 23:05 编辑 驱动识别有问题,提示如下: 在相应的目录可以找到 同时,设备管理显示如下 请大侠大神们帮忙看看,有没有解决的办法,灰常感谢。...
笨笨丁2018 TI技术论坛
使用NI PXI, Motion 及Vision实现光纤自动化校准
使用NI PXI, Motion 及Vision实现光纤自动化校准...
lorant 模拟与混合信号
在altium designer中能不能挖一个凹槽?
在altium designer中能不能挖一个凹槽?比如2.0mm厚的板子,要求凹槽深度1.2mm ,就是不透的槽 ,如何挖? ...
OldChief PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2042  2325  1184  2371  899  10  57  47  13  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved