电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3559SA75BQG8

产品描述IC sram 4.5mbit 7.5ns 165cabga
产品类别存储   
文件大小997KB,共28页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 全文预览

IDT71V3559SA75BQG8概述

IC sram 4.5mbit 7.5ns 165cabga

文档预览

下载PDF文档
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter,
Flow-Through Outputs
x
x
IDT71V3557S
IDT71V3559S
IDT71V3557SA
IDT71V3559SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates
the need to control
OE
Single R/W (READ/WRITE) control pin
W
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V (±5%) I/O Supply (V
DDQ
)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array (fBGA)
x
x
x
x
x
x
x
x
x
Description
The IDT71V3557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36/256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not asserted
when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will
be completed. The data bus will tri-state one cycle after chip is de-
selected or a write is initiated.
The IDT71V3557/59 have an on-chip burst counter. In the burst
mode, the IDT71V3557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V3557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5282 tbl 01
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
1
©2004 Integrated Device Technology, Inc.
DECEMBER 2005
DSC-5282/08
请问下下CCS5.2版本中宏定义问题,以及是否是ccs3.3移植到ccs5.2的问题
请问下下CCS5.2版本中宏定义。 在mian.c文件中有宏定义如下: #ifdef T_DEBUG g_Time.time1 = GetTime(); #endif 在另外一个文件 Debug_1.c文件中有宏定义如下: #define T_DEBUG 但是在 ......
liuyang 微控制器 MCU
C++好网站及其他网站收录
C++好网站及其他网站收录(2011-11-04 20:48:45) 转载 标签: 杂谈 分类: C语言 ** C++ 灵魂人物(Spirit)Bjarne Stroustrup http://www.research.att.com/~bs/Stanley B. ......
269152492 机器人开发
信息图:从绝妙想法到奥斯卡奖
file:///C:\DOCUME~1\ADMINI~1\LOCALS~1\Temp\58A74E150D8E468E83D19B9813A1EB25.png 今年2月,来自德州仪器(TI)的Larry Hornbeck博士凭借发明用于DLP Cinema®投影机的数字微镜器件 ......
maylove DSP 与 ARM 处理器
急求8962读SD卡的源程序
各位BOSS,急求8962读写SD卡的程序。。 我的程序,只能先放到,以后再调了。。。 还是要先完成任务才行。。。急。。。。。。。。:funk: ...
shilaike 微控制器 MCU
求助DE1-SOC_ADC数据采集
各位大佬啊,本人菜鸟一个,因项目需求接触DE1_SOC,摸索几天感觉还没入门,有没有关于DE1-SOC-ADC数据采集的相关资料求分享,不知为何官方提供的例程总是编译出错……很心塞:Sad::Sad:先行谢过 ......
541板哥 FPGA/CPLD
基于DSP TMS3205509的语音编解码程序
请高手指点 谢谢...
g904964719 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 597  939  2214  2564  2530  10  17  49  12  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved