电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5351B-A-GU

产品描述IC clk generator 160mhz 24qsop
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小438KB,共72页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5351B-A-GU在线购买

供应商 器件名称 价格 最低购买 库存  
SI5351B-A-GU - - 点击查看 点击购买

SI5351B-A-GU概述

IC clk generator 160mhz 24qsop

SI5351B-A-GU规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
零件包装代码SSOP
包装说明SSOP,
针数24
Reach Compliance Codeunknown
其他特性CAN ALSO OPERATE AT 3.3V SUPPLY
JESD-30 代码R-PDSO-G24
长度8.65 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率133 MHz
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
主时钟/晶体标称频率27 MHz
认证状态Not Qualified
座面最大高度2 mm
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
宽度3.9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
Si5351A/B/C
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
CMOS C
L O C K
G
ENERATOR
+ VCXO
Features
Generates up to 8 non-integer-related
frequencies from 8 kHz to 160 MHz
2
I C user definable configuration
Exact frequency synthesis at each output
(0 ppm error)
Highly linear VCXO
Optional clock input (CLKIN)
Low output period jitter: 100 ps pp
Configurable spread spectrum selectable
at each output
Operates from a low-cost, fixed frequency
crystal: 25 or 27 MHz
Supports static phase offset
Programmable rise/fall time control
Glitchless frequency changes
Separate voltage supply pins:

Core VDD: 2.5 or 3.3 V

Output VDDO: 1.8, 2.5, or 3.3 V
Excellent PSRR eliminates external
power supply filtering
Very low power consumption
Adjustable output-output delay
Available in 3 packages types:

10-MSOP: 3 outputs

24-QSOP: 8 outputs

20-QFN (4x4 mm): 8 outputs
PCIE Gen 1 compliant
Supports HCSL compatible swing
10-MSOP
24-QSOP
Applications
20-QFN
HDTV, DVD/Blu-ray, set-top box
Audio/video equipment, gaming
Printers, scanners, projectors
Residential gateways
Networking/communication
Servers, storage
XO replacement
Description
The Si5351 is an I
2
C configurable clock generator that is ideally suited for replacing
crystals, crystal oscillators, VCXOs, phase-locked loops (PLLs), and fanout buffers in
cost-sensitive applications. Based on a PLL/VCXO + high resolution MultiSynth fractional
divider architecture, the Si5351 can generate any frequency up to 160 MHz on each of its
outputs with 0 ppm error. Three versions of the Si5351 are available to meet a wide
variety of applications. The Si5351A generates up to 8 free-running clocks using an
internal oscillator for replacing crystals and crystal oscillators. The Si5351B adds an
internal VCXO and provides the flexibility to replace both free-running clocks and
synchronous clocks. The Si5351B eliminates the need for higher cost, custom pullable
crystals while providing reliable operation over a wide tuning range. The Si5351C offers
the same flexibility but synchronizes to an external reference clock (CLKIN).
Ordering Information:
See page 66
Functional Block Diagram
Multi
Synth
0
Multi
Synth
1
PLLB
XA
OSC
PLL
XA
OSC
PLLA
Multi
Synth
0
Multi
Synth
1
Multi
Synth
2
Multi
Synth
3
Multi
Synth
4
Multi
Synth
5
Multi
Synth
6
XA
OSC
PLLA
Multi
Synth
0
Multi
Synth
1
Multi
Synth
2
Multi
Synth
3
Multi
Synth
4
Multi
Synth
5
Multi
Synth
6
XB
VC
VCXO
XB
PLLB
XB
CLKIN
I
2
C
SSEN
OEB
N = 2 or 7
Multi
Synth
N
Si5351A
I
2
C
SSEN
OEB
Multi
Synth
7
I
2
C
INTR
OEB
Multi
Synth
7
Si5351B
Si5351C
Preliminary Rev. 0.95 8/11
Copyright © 2011 by Silicon Laboratories
Si5351A/B/C
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1488  1485  2575  2879  2871  25  12  34  31  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved