电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK2049-45SI

产品描述IC clk pll comm 3.3V 20-soic
产品类别半导体    模拟混合信号IC   
文件大小163KB,共10页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

MK2049-45SI概述

IC clk pll comm 3.3V 20-soic

MK2049-45SI规格参数

参数名称属性值
Datasheets
MK2049-45
Product Photos
20-SOIC 0.295
PCN Obsolescence/ EOL
Multiple Devices 13/May/2009
Standard Package37
CategoryIntegrated Circuits (ICs)
FamilyClock/Timing - Clock Generators, PLLs, Frequency Synthesizers
系列
Packaging
Tube
类型
Type
PLL Clock Synthesize
PLLYes
InpuClock
OutpuClock
Number of Circuits1
Ratio - InpuOutpu
Differential - InpuOutpu
Frequency - Max51.84MHz
Divider/MultiplieYes/Yes
Voltage - Supply3.15 V ~ 3.45 V
Operating Temperature-40°C ~ 85°C
Mounting TypeSurface Mou
封装 / 箱体
Package / Case
20-SOIC (0.295", 7.50mm Width)
Supplier Device Package20-SOIC

文档预览

下载PDF文档
DATASHEET
3.3 VOLT COMMUNICATIONS CLOCK PLL
Description
The MK2049-45 is a dual Phase-Locked Loop (PLL) device
which can provide frequency synthesis and jitter
attenuation. The first PLL is VCXO based and uses a
pullable crystal to track signal wander and attenuate input
jitter. The second PLL is a translator for frequency
multiplication. Basic configuration is determined by a
Mode/Frequency Selection Table. Loop bandwidth and
damping factor are programmable via external loop filter
component selection.
Buffer Mode accepts a 10 to 50MHz input and will provide a
jitter attenuated output at 0.5 x ICLK, 1 x ICLK or 2 x ICLK.
In this mode the MK2049-45 is ideal for filtering jitter from
high frequency clocks.
In External Mode, ICLK accepts an 8 kHz clock and will
produce output frequencies from a table of common
communciations clock rates, CLK and CLK/2. This allows
for the generation of clocks frequency-locked to an 8 kHz
backplane clock, simplifying clock synchronization in
communications systems.
The MK2049-45 can be dynamically switched between T1,
E1, T3, E3 outputs with the same 24.576 MHz crystal.
ICS can customize these devices for many other different
frequencies. Contact your ICS representative for more
details.
MK2049-45
Features
Packaged in 20 pin SOIC
3.3 V + 5% operation
Meets the TR62411, ETS300 011, and GR-1244
specification for MTIE, Pull-in/Hold-in Range, Phase
Transients, and Jitter Generation for Stratum 3, 4, and 4E
Accepts multiple inputs: 8 kHz backplane clock, or 10 to
50 MHz
Locks to 8 kHz + 100 ppm (External mode)
Buffer Mode allows jitter attenuation of 10 - 50 MHz input
and x1 / x0.5 or x1 / x2 outputs
Exact internal ratios enable zero ppm error
Output rates include T1, E1, T3, E3, and OC3
submultiples
Available in Pb (lead) free package
See also the MK2049-34 and MK2049-36
Not recommended for new designs. Use the
MK2049-45A.
Block Diagram
R
SET
ISET
C
P
C
S
R
S
CAP2
C
L
CAP1 X1
C
L
Optional Crystal Load Caps
External Pullable Crystal
X2
ICLK
Reference
Divider
(used in buffer
mode only)
Phase
Detector
VCXO
Charge
Pump
Reference
Divider
VCO
Output
Divider
Divide
by 2
CLK
CLK/2
VCXO
PLL
Feedback
Divider (N)
Translator
PLL
Feedback
Divider
8k
4
FS3:0
Divider Value
Look-up Table
IDT™ / ICS™
3.3 VOLT COMMUNICATIONS CLOCK PLL
1
MK2049-45
REV G 101904

MK2049-45SI相似产品对比

MK2049-45SI MK2049-45SILFTR MK2049-45SITR
描述 IC clk pll comm 3.3V 20-soic clock synthesizer / jitter cleaner 3.3 volt communica. clock vcxo pll IC clk pll comm 3.3V 20-soic
系列
Packaging
Tube Reel Tape & Reel (TR)
封装 / 箱体
Package / Case
20-SOIC (0.295", 7.50mm Width) SOIC-20 20-SOIC (0.295", 7.50mm Width)
Standard Package 37 - 1,000
Category Integrated Circuits (ICs) - Integrated Circuits (ICs)
Family Clock/Timing - Clock Generators, PLLs, Frequency Synthesizers - Clock/Timing - Clock Generators, PLLs, Frequency Synthesizers
类型
Type
PLL Clock Synthesize - PLL Clock Synthesize
PLL Yes - Yes
Inpu Clock - Clock
Outpu Clock - Clock
Number of Circuits 1 - 1
Ratio - Inpu Outpu - Outpu
Differential - Inpu Outpu - Outpu
Frequency - Max 51.84MHz - 51.84MHz
Divider/Multiplie Yes/Yes - Yes/Yes
Voltage - Supply 3.15 V ~ 3.45 V - 3.15 V ~ 3.45 V
Operating Temperature -40°C ~ 85°C - -40°C ~ 85°C
Mounting Type Surface Mou - Surface Mou
Supplier Device Package 20-SOIC - 20-SOIC
怎样在Windows CE上实现了类似iphone的列表,有思路也行
rt,非常感谢...
bob007_2008 嵌入式系统
那些学了arm7的同志们,都过来看看
我学了nxp的arm7已经很长一段时间了,不知道下一步该学什么,怎么学,是继续arm9还是什么,希望有和我类似经历的朋友或者有经验的朋友给指点指点,十分感激...
vipchenvip ARM技术
补码一位乘问题--跪求
http://b29.photo.store.qq.com/http_imgload.cgi?/rurl4_b=853f5c41a0dd4f815a53d807ffd3186f3b9fa4d0e3275f759ccbc4680e7721de11eed998d34ce7711b1de1570b8f428d5b842cc1c93eb0276341d554c647 ......
86682049 嵌入式系统
PSoC Creator 和PSoC Designer有什么区别
PSoC新手一枚,现想问下PSoC Creator 和PSoC Designer有什么区别?学习PSoC前要不要对Contex M0或Contex M3先有了解? ...
xtjatai 单片机
如何調試USB驅動程序
我是用WinDbg + Virtual PC2007 來調試驅動程序,但我調不了USB驅動,原因是我無法把USB端口分配給虛擬機, 請問,該怎樣來調試USB驅動程序?...
flexibler 嵌入式系统
招聘计算机方面书籍作者
一、通信电子类仿真工具EDA系列丛书策划方案一套书包含以下各个方面的内容(即选题的方向,每个选题可成一本书或多本书)。3.PROTEL(现此公司更名为ALTIUM)5.CADENCE(IC设计)6.Verilog HDL ......
xingzhiyun 求职招聘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 324  2435  10  1473  2832  41  8  54  2  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved