电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-65170J1-490

产品描述Serial IO/Communication Controller, CMOS, CDSO70
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小1MB,共47页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-65170J1-490概述

Serial IO/Communication Controller, CMOS, CDSO70

BU-65170J1-490规格参数

参数名称属性值
Objectid1154992134
零件包装代码MCM
针数70
Reach Compliance Codecompliant
Country Of OriginTaiwan, USA
YTEOL6.25
地址总线宽度16
边界扫描NO
最大时钟频率16 MHz
通信协议MIL STD 1553A; MIL STD 1553B; MIL STD 1760; MCAIR; STANAG-3838
数据编码/解码方法NRZ; BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码R-XDSO-J70
串行 I/O 数2
端子数量70
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC
封装代码SOJ
封装等效代码SOJ70,1.0
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5,-15 V
认证状态Not Qualified
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553

文档预览

下载PDF文档
BU-65170/61580 AND BU-61585
MIL-STD-1553A/B NOTICE 2 RT
AND BC/RT/MT, ADVANCED
COMMUNICATION ENGINE (ACE)
Make sure the next
Card you purchase
has...
®
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Flexible Processor/Memory Interface
Standard 4K x 16 RAM and Optional
12K x 16 or 8K x 17 RAM Available
Optional RAM Parity Generation/
Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable
Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
DESCRIPTION
DDC's BU-65170, BU-61580 and BU-61585 Bus Controller / Remote
Terminal / Monitor Terminal (BC/RT/MT) Advanced Communication
Engine (ACE) terminals comprise a complete integrated interface
between a host processor and a MIL-STD-1553 A and B or STANAG
3838 bus.
The ACE series is packaged in a 1.9 -square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM) ceramic package that is well suited
for applications with stringent height requirements.
The BU-61585 ACE integrates dual transceiver, protocol, memory
management, processor interface logic, and a total of 12K words of
RAM in a choice of DIP or flat pack packages. The BU-61585 requires
+5 V power and either -15 V or -12 V power.
The BU-61585 internal RAM can be configured as 12K x 16 or 8K x
17. The 8K x 17 RAM feature provides capability for memory integrity
checking by implementing RAM parity generation and verification on
all accesses. To minimize board space and “glue” logic, the ACE pro-
vides ultimate flexibility in interfacing to a host processor and internal/
external RAM.
The advanced functional architecture of the ACE terminals provides
software compatibility to DDC's Advanced Integrated Multiplexer
(AIM) series hybrids, while incorporating a multiplicity of architectural
enhancements. It allows flexible operation while off-loading the host
processor, ensuring data sample consistency, and supports bulk data
transfers.The ACE hybrids may be operated at either 12 or 16 MHz.
Wire bond options allow for programmable RT address (hardwired is
standard) and external transmitter inhibit inputs.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
1992, 1999 Data Device Corporation
2013 E题
本帖最后由 paulhyde 于 2014-9-15 03:16 编辑 可以出现波形 使用的是AD9854 为什么没使用多久芯片变得很烫。。。。。。 ...
种子菜鸟选手 电子竞赛
【AN-664应用笔记】AD7732/AD7734/AD7738/AD7739的低功耗应用
简介: 本应用笔记仅讨论AD7739,但也普遍适用于AD7732、AD7734和AD7738。本应用笔记的目的是解释如何在对功耗敏感的应用中优化这些器件的使用。 109658 109659...
EEWORLD社区 ADI 工业技术
收集的UIF仿真器资料
79416这是我收集到的UIF仿真器资料,献给想要DIY的朋友...
nongxiaoming TI技术论坛
适用于MSP430 LaunchPad的C5000音频电容式触摸BoosterPack概述
德州仪器Jon Beall为你介绍C5535 超低功耗数字信号处理器BoosterPack。C5535超低功耗数字信号处理器BoosterPack是一款适用于MSP430TM微控制器LaunchPad开发套件的插入式电路板,同时也是德州仪 ......
德仪DSP新天地 DSP 与 ARM 处理器
请教一下关于数码管的问题
/*****************************************文件名:dula.v描述:程序运行的结果:第0至第七个数码管依次显示0-7;创建人:何运涛创建时间:2012年1月17日*********************************** ......
woaizhudi FPGA/CPLD
初学者,请教问题!!!1
entity cnt16 is port(clk:in std_logic; dout:out std_logic_vector(3 downto 0); dclk1:out std_logic); end cnt16; architecture Behavioral of cnt16 is signal clk1: ......
beijing2008lina FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1758  243  2465  599  921  14  55  38  45  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved