电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

535EB125M000DG

产品描述osc XO 125.000mhz lvpecl smd
产品类别无源元件   
文件大小318KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

535EB125M000DG在线购买

供应商 器件名称 价格 最低购买 库存  
535EB125M000DG - - 点击查看 点击购买

535EB125M000DG概述

osc XO 125.000mhz lvpecl smd

535EB125M000DG规格参数

参数名称属性值
Datasheets
Si535/536
Product Photos
6-SMD-0.276x0.197
Product Training Modules
Si535/536 Ultra-Low Jitter Differential Oscillators
Clock Tree Timing Solutions
Featured Produc
Si535 and Si536 Series
Si535 and Si536 Series
Standard Package50
CategoryCrystals and Oscillators
FamilyOscillators
系列
Packaging
Tray
类型
Type
XO (Standard)
频率
Frequency
125MHz
FunctiTri-State (Output Enable)
OutpuLVPECL
Voltage - Supply2.5V
频率稳定性
Frequency Stability
±20ppm
Operating Temperature-40°C ~ 85°C
Current - Supply (Max)121mA
Mounting TypeSurface Mou
Size / Dimensi0.276" L x 0.197" W (7.00mm x 5.00mm)
Heigh0.071" (1.80mm)
封装 / 箱体
Package / Case
6-SMD, No Lead (DFN, LCC)
Current - Supply (Disable) (Max)75mA
Dynamic CatalogSi535/536 Series
Other Names336-2504

文档预览

下载PDF文档
S i 5 3 5 / 5 36
R
EVISION
D
U
L T R A
L
O W
J
ITTER
C
RYSTAL
O
SCILLATOR
(XO)
Features
Available with select frequencies from
Available with LVPECL and
100 MHz to 312.5 MHz
LVDS outputs
3rd generation DSPLL
®
with superior
3.3 and 2.5 V supply options
Industry-standard 5 x 7 mm
jitter performance and high-power
package and pinout
supply noise rejection
Pb-free/RoHS-compliant
3x better frequency stability than
SAW-based oscillators
Si5602
Applications
Ordering Information:
See page 7.
10/40/100G data centers
10G Ethernet switches/routers
Fibre channel/SAS/storage
Enterprise servers
Networking
Telecommunications
Description
The Si535/536 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide an ultra low jitter clock at high-speed differential frequencies.
Unlike a traditional XO, where a different crystal is required for each output
frequency, the Si535/536 uses one fixed crystal to provide a wide range of
output frequencies. This IC based approach allows the crystal resonator to
provide exceptional frequency stability and reliability. In addition, DSPLL
clock synthesis provides superior supply noise rejection, simplifying the task
of generating low jitter clocks in noisy environments typically found in
communication systems. The Si535/536 IC based XO is factory programmed
at time of shipment, thereby eliminating long lead times associated with
custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si535
Functional Block Diagram
V
DD
CLK– CLK+
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si536
Fixed
Frequency
XO
100–312.5 MHz
DSPLL
®
Clock Synthesis
OE
GND
Rev. 1.0 9/14
Copyright © 2014 by Silicon Laboratories
Si535/536

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 498  2081  243  750  2472  34  39  41  16  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved