电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28F512G-12TE7

产品描述64KX8 FLASH 12V PROM, 120ns, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小96KB,共16页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

CAT28F512G-12TE7概述

64KX8 FLASH 12V PROM, 120ns, PQCC32, PLASTIC, LCC-32

CAT28F512G-12TE7规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称ON Semiconductor(安森美)
零件包装代码QFJ
包装说明QCCJ,
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间120 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e3
长度13.97 mm
内存密度524288 bit
内存集成电路类型FLASH
内存宽度8
湿度敏感等级3
功能数量1
端子数量32
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX8
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
编程电压12 V
认证状态Not Qualified
座面最大高度3.55 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度11.43 mm
Base Number Matches1

文档预览

下载PDF文档
CAT28F512
512K-Bit CMOS Flash Memory
FEATURES
s
Fast Read Access Time: 90/120/150 ns
s
Low Power CMOS Dissipation:
Licensed Intel
second source
s
Commercial, Industrial and Automotive
Temperature Ranges
s
Stop Timer for Program/Erase
s
On-Chip Address and Data Latches
s
JEDEC Standard Pinouts:
–Active: 30 mA max (CMOS/TTL levels)
–Standby: 1 mA max (TTL levels)
–Standby: 100
µ
A max (CMOS levels)
s
High Speed Programming:
–10
µ
s per byte
–1 Sec Typ Chip Program
s
12.0V
±
5% Programming and Erase Voltage
–32-pin DIP
–32-pin PLCC
–32-pin TSOP ( 8 x 20)
s
100,000 Program/Erase Cycles
s
10 Year Data Retention
s
"Green" Package Options Available
s
Electronic Signature
DESCRIPTION
The CAT28F512 is a high speed 64K x 8-bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after-sale
code updates. Electrical erasure of the full memory
contents is achieved typically within 0.5 second.
It is pin and Read timing compatible with standard
EPROM and EEPROM devices. Programming and Erase
are performed through an operation and verify algo-
rithm. The instructions are input via the I/O bus, using a
two write cycle scheme. Address and Data are latched
to free the I/O bus and address bus during the write
operation.
The CAT28F512 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 32-pin plastic DIP, 32-pin PLCC or 32-pin
TSOP packages.
BLOCK DIAGRAM
I/O0–I/O7
I/O BUFFERS
ERASE VOLTAGE
SWITCH
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
524,288 BIT
MEMORY
ARRAY
A0–A15
X-DECODER
VOLTAGE VERIFY
SWITCH
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
1
Doc. No. MD-1084, Rev. K

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1979  2654  1325  1343  1404  40  54  27  28  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved