电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531UC140M000DGR

产品描述CMOS/TTL Output Clock Oscillator, 140MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531UC140M000DGR概述

CMOS/TTL Output Clock Oscillator, 140MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531UC140M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率140 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
新人第一帖:灌水
2@1ic混不下去了,来这里混了 ...
yoyo_xmu 嵌入式系统
TI TMS320C6655/TMS320C6657双核DSP创龙开发板
1 开发板简介 TL665x-EasyEVM是一款基于广州创龙TI KeyStone C66x多核定点/浮点TMS320C665x核心板SOM-TL665x设计的高端DSP开发板,单核TMS320C6655和双核TMS320C6657管脚Pin to Pin兼容,它为用 ......
Tony2011 嵌入式系统
ccs3.3安装出错
安装CCS3.3,打开软件报错 Can't Initialize Target CPU: Error 0x80002240/-122 Fatal Error during: Initialization, OCS, Control, This error was generated by TI's USCIF driver. ......
ttxs_2013 DSP 与 ARM 处理器
刚做了msp430F55系列的板子
MSP430F55xx系列是TI最近两年一直在推的产品,不管在资源还是运行速度,还是在功耗上面有所提高,MCU的运行速度是25M,关键还有了usb功能,自带usb编程,可以不需要jtag,使我们的430如虎添翼。 ......
wolyond 微控制器 MCU
CC2510点对点无线通信
无线龙的板子上的实验! IAR软件。...
lilong8470 无线连接
ulni2如何降级?
公司一直用的是3.05的,ulink2用的好好的。过节拿到家里,家里装的是3.22耍了2下提示要升级,升就升吧。结果今天拿到公司很不稳定,拿到家里又好了。现在是1.36版本,请教如何降级啊……救 ......
very008 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2702  1658  1613  760  1606  8  40  38  17  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved