电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC5206-6PQ160I

产品描述Field Programmable Gate Array, 196 CLBs, 6000 Gates, 83MHz, 784-Cell, CMOS, PQFP160, PLASTIC, QFP-160
产品类别可编程逻辑器件    可编程逻辑   
文件大小584KB,共73页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC5206-6PQ160I概述

Field Programmable Gate Array, 196 CLBs, 6000 Gates, 83MHz, 784-Cell, CMOS, PQFP160, PLASTIC, QFP-160

XC5206-6PQ160I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称XILINX(赛灵思)
零件包装代码QFP
包装说明PLASTIC, QFP-160
针数160
Reach Compliance Codenot_compliant
其他特性MAX AVAILABLE 10000 LOGIC GATES
最大时钟频率83 MHz
CLB-Max的组合延迟5.6 ns
JESD-30 代码S-PQFP-G160
JESD-609代码e0
长度28 mm
湿度敏感等级3
可配置逻辑块数量196
等效关口数量6000
输入次数133
逻辑单元数量784
输出次数133
端子数量160
组织196 CLBS, 6000 GATES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP160,1.2SQ
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)225
电源5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度28 mm
Base Number Matches1

文档预览

下载PDF文档
0
R
XC5200 Series
Field Programmable Gate Arrays
0
7*
November 5, 1998 (Version 5.2)
Product Specification
-
Footprint compatibility in common packages within
the XC5200 Series and with the XC4000 Series
- Over 150 device/package combinations, including
advanced BGA, TQ, and VQ packaging available
Fully Supported by Xilinx Development System
- Automatic place and route software
- Wide selection of PC and Workstation platforms
- Over 100 3rd-party Alliance interfaces
- Supported by shrink-wrap Foundation software
Features
• Low-cost, register/latch rich, SRAM based
reprogrammable architecture
- 0.5µm three-layer metal CMOS process technology
- 256 to 1936 logic cells (3,000 to 23,000 “gates”)
- Price competitive with Gate Arrays
• System Level Features
- System performance beyond 50 MHz
- 6 levels of interconnect hierarchy
- VersaRing
I/O Interface for pin-locking
- Dedicated carry logic for high-speed arithmetic
functions
- Cascade chain for wide input functions
- Built-in IEEE 1149.1 JTAG boundary scan test
circuitry on all I/O pins
- Internal 3-state bussing capability
- Four dedicated low-skew clock or signal distribution
nets
• Versatile I/O and Packaging
- Innovative VersaRing
I/O interface provides a high
logic cell to I/O ratio, with up to 244 I/O signals
- Programmable output slew-rate control maximizes
performance and reduces noise
- Zero Flip-Flop hold time for input registers simplifies
system timing
- Independent Output Enables for external bussing
Description
The XC5200 Field-Programmable Gate Array Family is
engineered to deliver low cost. Building on experiences
gained with three previous successful SRAM FPGA fami-
lies, the XC5200 family brings a robust feature set to pro-
grammable logic design. The VersaBlock
logic module,
the VersaRing I/O interface, and a rich hierarchy of inter-
connect resources combine to enhance design flexibility
and reduce time-to-market. Complete support for the
XC5200 family is delivered through the familiar Xilinx soft-
ware environment. The XC5200 family is fully supported on
popular workstation and PC platforms. Popular design
entry methods are fully supported, including ABEL, sche-
matic capture, VHDL, and Verilog HDL synthesis. Design-
ers utilizing logic synthesis can use their existing tools to
design with the XC5200 devices.
.
7
Table 1: XC5200 Field-Programmable Gate Array Family Members
Device
Logic Cells
Max Logic Gates
Typical Gate Range
VersaBlock Array
CLBs
Flip-Flops
I/Os
TBUFs per Longline
XC5202
256
3,000
2,000 - 3,000
8x8
64
256
84
10
XC5204
480
6,000
4,000 - 6,000
10 x 12
120
480
124
14
XC5206
784
10,000
6,000 - 10,000
14 x 14
196
784
148
16
XC5210
1,296
16,000
XC5215
1,936
23,000
10,000 - 16,000 15,000 - 23,000
18 x 18
324
1,296
196
20
22 x 22
484
1,936
244
24
November 5, 1998 (Version 5.2)
7-83
4-20mA电流环变送器
稍后几天不断更新补齐吧...
dwwzl 微控制器 MCU
warning l15 multiple call to segment
本帖最后由 newnew0601 于 2016-7-4 16:11 编辑 这是一个老话题,很多人都遇到过这个问题,今天我也遇到了,希望有经验的告诉我怎么处理。 我定义了一个函数 void fun1(); 在中断中我 ......
newnew0601 51单片机
基于DSP的自动指纹识别系统
基于DSP的自动指纹识别系统...
maker DSP 与 ARM 处理器
【设计工具】FPGA设计重利用方法
Table of Contents1.1 System-on-a-Reprogrammable Chip ....................................................................31.2 Why Use an FPGA?...................................... ......
GONGHCU FPGA/CPLD
常用的ESP32开发板
本帖最后由 dcexpert 于 2019-1-17 12:02 编辑 随着ESP32的逐步流行,越来越多的开发板使用了高性价比的ESP32作为控制器。下面列举了一些比较流行的ESP32开发板: 乐鑫 ESP32-PICO-KIT V4 ......
dcexpert MicroPython开源版块
15075018luerdu
18122...
15075018luerdu 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1072  321  2241  229  900  49  26  7  59  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved