电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT48H4M16LFB4-10 IT TR

产品描述IC sdram 64mbit 100mhz 54vfbga
产品类别存储   
文件大小2MB,共54页
制造商Micron(美光)
官网地址http://www.micron.com/
标准  
下载文档 详细参数 全文预览

MT48H4M16LFB4-10 IT TR概述

IC sdram 64mbit 100mhz 54vfbga

MT48H4M16LFB4-10 IT TR规格参数

参数名称属性值
Datasheets
MT48H4M16LF
Product Photos
MT48H8M16LFB4-75K TR
Standard Package1,000
CategoryIntegrated Circuits (ICs)
FamilyMemory
系列
Packaging
Tape & Reel (TR)
Format - MemoryRAM
Memory TypeMobile LPSDR SDRAM
Memory Size64M (4M x 16)
速度
Speed
100MHz
InterfaceParallel
Voltage - Supply1.7 V ~ 1.9 V
Operating Temperature-40°C ~ 85°C
封装 / 箱体
Package / Case
54-VFBGA
Supplier Device Package54-VFBGA (8x8)

文档预览

下载PDF文档
64Mb: x16
MOBILE SDRAM
SYNCHRONOUS
DRAM
Features
• Temperature compensated self refresh (TCSR)
• Fully synchronous; all signals registered on positive
edge of system clock
• Internal pipelined operation; column address can
be changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths: 1, 2, 4, 8, or full page
• Auto Precharge, includes concurrent auto
precharge, and auto refresh modes
• Self refresh mode; standard and low power
• 64ms, 4,096-cycle refresh
• LVTTL-compatible inputs and outputs
• Low voltage power supply
• Partial array self refresh power-saving mode
• Deep power-down mode
• Programmable output drive strength
• Operating temperature ranges:
Extended (-25°C to +85°C)
Industrial (-40°C to +85°C)
OPTIONS
MARKING
H
4M16
F4
B4
-8
MT48H4M16LF - 1 MEG x 16 x 4 BANKS
Figure 1: 54-Ball FBGA Pin Assignment
(Top View)
1
A
B
C
D
E
F
G
H
J
V
SS
2
DQ15
3
V
SS
Q
4
5
6
7
V
DD
Q
8
DQ0
9
V
DD
DQ14
DQ13
V
DD
Q
V
SS
Q
DQ2
DQ1
DQ12
DQ11
V
SS
Q
V
DD
Q
DQ4
DQ3
DQ10
DQ9
V
DD
Q
V
SS
Q
DQ6
DQ5
DQ8
NC
V
SS
V
DD
LDQM
DQ7
UDQM
CLK
CKE
CAS#
RAS#
WE#
NC/A12
A11
A9
BA0
BA1
CS#
A8
A7
A6
A0
A1
A10
V
SS
A5
A4
A3
A2
V
DD
• V
DD
/V
DD
Q
1.8V/1.8V
• Configurations
4 Meg x 16 (1 Meg x 16 x 4 banks)
• Package/Ball out
54-ball FBGA, 8mm x 8mm (standard)
54-ball FBGA, 8mm x 8mm (lead-free)
• Timing (Cycle Time)
8ns @ CL = 3 (125 MHz)
9.6ns @ CL = 3 (104 MHz)
• Operating Temperature
Extended (-25°C to +85°C)
Industrial (-40°C to +85°C)
Top View
(Ball Down)
Table 1:
Address Table
4 MEG x 16
1 Meg x 16 x 4 banks
4K
4K (A0–A11)
4 (BA0, BA1)
256 (A0–A7)
-10
none
IT
Configuration
Refresh Count
Row Addressing
Bank Addressing
Column Addressing
Table 2:
FBGA Part Number System
Due to space limitations, FBGA-packaged compo-
nents have an abbreviated part marking that is differ-
ent from the part number. For a quick conversion of an
FBGA code, see the FBGA Part Marking Decoder on the
Micron web site,
www.micron.com/decoder.
Key Timing Parameters
ACCESS TIME
CL = 2
8ns
8ns
CL = 3
6ns
7ns
-
CL = CAS (READ) latency
SPEED
CLOCK
GRADE FREQUENCY
-8
-10
-8
-10
125 MHz
104 MHz
104 MHz
83 MHz
SETUP HOLD
TIME TIME
2.5ns
2.5ns
2.5ns
2.5ns
1ns
1ns
1ns
1ns
pdf: 09005aef80a63953, source: 09005aef808a7edc
Y25L_64Mb_1.fm - Rev. E 11/04 EN
1
©2004 Micron Technology, Inc. All rights reserved.
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2381  2018  1360  555  1731  47  40  5  13  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved