电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT28F004B5VP-8 T

产品描述IC flash 4mbit 80ns 40tsop
产品类别存储   
文件大小312KB,共32页
制造商Micron(美光)
官网地址http://www.micron.com/
标准  
下载文档 详细参数 全文预览

MT28F004B5VP-8 T概述

IC flash 4mbit 80ns 40tsop

MT28F004B5VP-8 T规格参数

参数名称属性值
Datasheets
MT28F004B5, 400B5
Product Photos
40 TSOP Package
Standard Package1,000
CategoryIntegrated Circuits (ICs)
FamilyMemory
系列
Packaging
Tray
Format - MemoryFLASH
Memory TypeFLASH - NOR
Memory Size4M (512K x 8)
速度
Speed
80ns
InterfaceParallel
Voltage - Supply4.5 V ~ 5.5 V
Operating Temperature0°C ~ 70°C
封装 / 箱体
Package / Case
40-TFSOP (0.724", 18.40mm Width)
Supplier Device Package40-TSOP I

文档预览

下载PDF文档
4Mb
SMART 5 BOOT BLOCK FLASH MEMORY
FLASH MEMORY
FEATURES
• Seven erase blocks:
16KB/8K-word boot block (protected)
Two 8KB/4K-word parameter blocks
Four main memory blocks
• Smart 5 technology (B5):
5V ±10% V
CC
5V ±10% V
PP
application/production
programming
1
• Advanced 0.18µm CMOS floating-gate process
• Compatible with 0.3µm Smart 5 device
• Address access time: 80ns
• 100,000 ERASE cycles
• Industry-standard pinouts
• Inputs and outputs are fully TTL-compatible
• Automated write and erase algorithm
• Two-cycle WRITE/ERASE sequence
• Byte- or word-wide READ and WRITE
(MT28F400B5, 256K x 16/512K x 8)
• Byte-wide READ and WRITE only
(MT28F004B5, 512K x 8)
TSOP and SOP packaging options
MT28F004B5
MT28F400B5
5V Only, Dual Supply (Smart 5)
0.18µm Process Technology
40-Pin TSOP Type I
48-Pin TSOP Type I
44-Pin SOP
2
GENERAL DESCRIPTION
The MT28F004B5 (x8) and MT28F400B5 (x16, x8)
are nonvolatile, electrically block-erasable (Flash),
programmable, read-only memories containing
4,194,304 bits organized as 262,144 words (16 bits) or
524,288 bytes (8 bits). Writing or erasing the device is
done with a 5V V
PP
voltage, while all operations are
performed with a 5V V
CC
. Due to process technology
advances, 5V V
PP
is optimal for application and pro-
duction programming. These devices are fabricated
with Micron’s advanced 0.18µm CMOS floating-gate
process.
The MT28F004B5 and MT28F400B5 are organized
into seven separately erasable blocks. To ensure that
critical firmware is protected from accidental erasure
or overwrite, the devices feature a hardware-protected
boot block. Writing or erasing the boot block requires
either applying a super-voltage to the RP# pin or driv-
ing WP# HIGH in addition to executing the normal
write or erase sequences. This block may be used to
store code implemented in low-level system recovery.
The remaining blocks vary in density and are written
and erased with no additional security measures.
Please refer to Micron’s Web site (www.micron.com/
flash)
for the latest data sheet.
OPTIONS
• Timing
80ns access
• Configurations
512K x 8
256K x 16/512K x 8
• Boot Block Starting Word Address
Top (3FFFFh)
Bottom (00000h)
• Operating Temperature Range
Extended (-40ºC to +85ºC)
• Packages
MT28F004B5
Plastic 40-pin (standard) TSOP Type I
Plastic 40-pin (lead free) TSOP Type I
MT28F400B5
Plastic 48-pin (standard) TSOP Type I
Plastic 48-pin (lead free) TSOP Type I
Plastic 44-pin (standard) SOP
Plastic 44-pin (lead free) SOP
Notes:
MARKING
-8
MT28F004B5
MT28F400B5
T
B
ET
VG
VP
WG
WP
SG
2
SP
2
1.
This generation of devices does not support 12V V
PP
compatibility production programming; however, 5V
V
PP
application production programming can be used
with no loss of performance.
2.
Contact factory for availability.
Part Number Example:
MT28F400B5WG-8 T
09005aef8075d1f1
MT28F004B5.fm - Rev. 4, Pub. 2/2004
1
©2002 Micron Technology, Inc.
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1967  2134  701  1653  2048  40  43  15  34  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved