电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC6VCX195T-2FF1156I

产品描述IC fpga 600 I/O 1156fcbga
产品类别可编程逻辑器件    可编程逻辑   
文件大小1MB,共52页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC6VCX195T-2FF1156I概述

IC fpga 600 I/O 1156fcbga

XC6VCX195T-2FF1156I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称XILINX(赛灵思)
零件包装代码BGA
包装说明35 X 35 MM, FBGA-1156
针数1156
Reach Compliance Code_compli
ECCN代码3A991.D
最大时钟频率1098 MHz
JESD-30 代码S-PBGA-B1156
JESD-609代码e0
长度35 mm
湿度敏感等级4
输入次数600
逻辑单元数量199680
输出次数600
端子数量1156
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA1156,34X34,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
电源1,1.2/2.5,2.5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.5 mm
最大供电电压1.05 V
最小供电电压0.95 V
标称供电电压1 V
表面贴装YES
技术CMOS
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度35 mm

文档预览

下载PDF文档
52
Virtex-6 CXT Family Data Sheet
DS153 (v1.6) February 11, 2011
Product Specification
General Description
Virtex®-6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized
ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
slices, enhanced mixed-mode clock management blocks, PCI Express® (GEN 1) compatible integrated blocks, a tri-mode
Ethernet media access controller (MAC), up to 241K logic cells, and strong IP support. Using the third generation ASMBL™
(Advanced Silicon Modular Block) column-based architecture, the Virtex-6 CXT family also contains SelectIO™ technology
with built-in digitally controlled impedance, ChipSync™ source-synchronous interface blocks, enhanced mixed-mode clock
management blocks, and advanced configuration options. Customers needing higher transceiver speeds, greater I/O
performance, additional Ethernet MACs, or greater capacity should instead use the Virtex-6 LXT or SXT families. Built on a
40 nm state-of-the-art copper process technology, Virtex-6 CXT FPGAs are a programmable alternative to custom ASIC
technology. Virtex-6 CXT FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver
integrated software and hardware components to enable designers to focus on innovation as soon as their development
cycle begins.
Summary of Virtex-6 CXT FPGA Features
Advanced, high-performance, FPGA Logic
Real 6-input look-up table (LUT) technology
Dual LUT5 (5-input LUT) option
LUT/dual flip-flop pair for applications requiring rich
register mix
Improved routing efficiency
64-bit (or 32 x 2-bit) distributed LUT RAM option
SRL32/dual SRL16 with registered outputs option
Powerful mixed-mode clock managers (MMCM)
MMCM blocks provide zero-delay buffering, frequency
synthesis, clock-phase shifting, input-jitter filtering, and
phase-matched clock division
36-Kb block RAM/FIFOs
Dual-port RAM blocks
Programmable
-
Dual-port widths up to 36 bits
-
Simple dual-port widths up to 72 bits
Enhanced programmable FIFO logic
Built-in optional error-correction circuitry
Optionally use each block as two independent 18 Kb
blocks
High-performance parallel SelectIO technology
1.2 to 2.5V I/O operation
Source-synchronous interfacing using
ChipSync™ technology
Digitally controlled impedance (DCI) active termination
Flexible fine-grained I/O banking
High-speed memory interface support with integrated
write-leveling capability
Advanced DSP48E1 slices
25 x 18, two's complement multiplier/accumulator
Optional pipelining
New optional pre-adder to assist filtering applications
Optional bitwise logic functionality
Dedicated cascade connections
Flexible configuration options
SPI and Parallel Flash interface
Multi-bitstream support with dedicated fallback
reconfiguration logic
Automatic bus width detection
Integrated interface blocks for PCI Express designs
Compliant to the PCI Express Base Specification 2.0
Gen1 Endpoint (2.5 Gb/s) support with GTX transceivers
x1, x2, x4, or x8 lane support per block
One virtual channel, eight traffic classes
GTX transceivers: 150 Mb/s to 3.75 Gb/s
Integrated 10/100/1000 Mb/s Ethernet MAC block
Supports 1000BASE-X PCS/PMA and SGMII using
GTX transceivers
Supports MII, GMII, and RGMII using SelectIO
technology resources
40 nm copper CMOS process technology
1.0V core voltage
Two speed grades (-1 and -2)
Two temperature grades (commercial and industrial)
High signal-integrity flip-chip packaging available in standard
or Pb-free package options
Compatibility across sub-families: CXT, LXT, and SXT
devices are footprint compatible in the same package
© 2009–2011 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other
countries. All other trademarks are the property of their respective owners.
DS153 (v1.6) February 11, 2011
Product Specification
www.xilinx.com
1
关于TMS320F28377S的XINT问题
又来求助了。 关于外部中断的。 C2000的外部中断,在F28035时,GPIO0~31可以实现,后面的就没有中断源相接了。 现在的F28377那么多IO口,只有五个外部中断源,是不是 ......
dontium 微控制器 MCU
evc里SDK的问题
在EVC里如果要把程序下载到板上调试,需要一个和开发板对应的SDK,好像有的开发板厂商会提供,而我的这个没有,需要自己用platform builder来编译一个。我的问题是,使用platform builder编译SD ......
ryg7 嵌入式系统
请问,如何用stm8,产生并发送一个txt文件到微机?
想用stm8,把收集的数据发到matlab做其他处理。但不是知道用数据生成一个txt文件,并发给微机使用...
oddcat stm32/stm8
求SCIS752/762中关于通过SPI去控制UART读写的例子--急!!!
各位大哥,我现在要写关于SCIS752/762 中通过SPI去控制UART读写的代码,我看过这颗IC的SPEC,上面有写怎样通过SPI去控制UART内部寄存器的格式,可是上面的UART内部寄存器很多,我不知道具体去控 ......
king_ee 嵌入式系统
租车车型选择常识
租车车型选择常识 1. 汽车越重越费油   从节油观点来看,上海租车网汽车自重与油耗成正比关系,即重量越大的汽车越耗油,使用经济性相对较差。小型车自重每增加40公斤要多耗燃油1%。但自重 ......
jingleizy 聊聊、笑笑、闹闹
CCD与CMOS传感器的不同点
什么是CCD与CMOS传感器 CCD:电荷藕合器件图像传感器CCD(Charge Coupled Device),它使用一种高感光度的半导体材料制成,能把光线转变成电荷,通过模数转换器芯片转换成 ......
西点 传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1068  410  434  747  1093  11  32  48  52  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved