电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7K410T-1FBG900C

产品描述Field Programmable Gate Array, 31775 CLBs, 1098MHz, 406720-Cell, CMOS, PBGA900, FBGA-900
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准  
下载文档 详细参数 全文预览

XC7K410T-1FBG900C在线购买

供应商 器件名称 价格 最低购买 库存  
XC7K410T-1FBG900C - - 点击查看 点击购买

XC7K410T-1FBG900C概述

Field Programmable Gate Array, 31775 CLBs, 1098MHz, 406720-Cell, CMOS, PBGA900, FBGA-900

XC7K410T-1FBG900C规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
Objectid1009747451
零件包装代码BGA
针数900
Reach Compliance Codecompliant
ECCN代码3A991.D
Samacsys DescriptionFPGA, KINTEX-7 , 350 I/O, FCBGA-900
Samacsys ManufacturerXILINX
Samacsys Modified On2023-03-07 16:10:32
YTEOL11.71
最大时钟频率1098 MHz
CLB-Max的组合延迟0.74 ns
JESD-30 代码S-PBGA-B900
JESD-609代码e1
长度31 mm
湿度敏感等级4
可配置逻辑块数量31775
输入次数500
逻辑单元数量406720
输出次数500
端子数量900
最高工作温度85 °C
最低工作温度
组织31775 CLBS
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA900,30X30,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)245
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.54 mm
最大供电电压1.03 V
最小供电电压0.97 V
标称供电电压1 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度31 mm

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
ST单片机容量问题
下载了STM32F系列的固件库,在这个“um0427\Libraries\CMSIS\Core\CM3\startup\arm”路径下面有3个启动文件,分别是startup_stm32f10x_hd.s、startup_stm32f10x_md.s、startup_stm32f10x_l ......
xlwjp stm32/stm8
黄志伟老师主编的电子设计大赛----教程------觉得有用的可以参考一下
本帖最后由 paulhyde 于 2014-9-15 09:02 编辑 :Laugh:69161 ...
卡卡888 电子竞赛
【转】谈谈自动化专业的学生怎样好好利用大学四年学习
看这篇帖子的,我想都是电子爱好者或电类专业学生。不知道大家都处于什么一个阶段,这篇帖子是写给入门者的,要解决一个问题:初学者应重点掌握什么电子知识,大学阶段如何学习?   先说点 ......
cheng-happy 单片机
缩减运算符介绍
缩减运算符介绍 ...
雷北城 FPGA/CPLD
关于labview条件结构的问题
labview朋友们,帮帮忙,设计上出了一点下问题,对你们不难的,我做毕业设计,初次接触labview,我想在条件结构框改变下,能实现地址选择,最好是用布尔灯选择,开亮那个灯,就显示对应的地点的 ......
agemail 测试/测量
430单片机上电复位问题
大家好。。我想请教一下为什么我必须手动上电复位一次后,电路板才正常工作 不复位的话 ,液晶显示器保持一个数值不变 ...
秋枫影月 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2896  286  1453  1988  308  59  6  30  41  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved