电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC4006E-2PQ160C

产品描述Field Programmable Gate Array, 256 CLBs, 4000 Gates, 125MHz, 608-Cell, CMOS, PQFP160, PLASTIC, QFP-160
产品类别可编程逻辑器件    可编程逻辑   
文件大小566KB,共68页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC4006E-2PQ160C概述

Field Programmable Gate Array, 256 CLBs, 4000 Gates, 125MHz, 608-Cell, CMOS, PQFP160, PLASTIC, QFP-160

XC4006E-2PQ160C规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
Objectid1468156123
零件包装代码QFP
包装说明PLASTIC, QFP-160
针数160
Reach Compliance Codenot_compliant
其他特性MAX USABLE 6000 LOGIC GATES
最大时钟频率125 MHz
CLB-Max的组合延迟1.6 ns
JESD-30 代码S-PQFP-G160
JESD-609代码e0
长度28 mm
湿度敏感等级3
可配置逻辑块数量256
等效关口数量4000
输入次数128
逻辑单元数量608
输出次数128
端子数量160
最高工作温度85 °C
最低工作温度
组织256 CLBS, 4000 GATES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP160,1.2SQ
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)225
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度28 mm

文档预览

下载PDF文档
Product Obsolete or Under Obsolescence
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx web site at
http://www.xilinx.com/xlnx/xweb/xil_publications_index.jsp
System featured Field-Programmable Gate Arrays
- SelectRAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
High Performance — 3.3 V XC4000XL
High Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
0
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
开启PB5.0出错unable to initialize the catalog
最近我在acer笔记本上面安装了PB5.0。安装完成以后,一打开就跳出unable to initialize the catalog的错误对话框。然后再PB的主界面打开manager catalog item,里面什么都没有。也不能创建工程 ......
allen820214 嵌入式系统
简易数控直流电源
简易数控直流电源 一、设计任务 设计出有一定输出电压范围和功能的数控电源。其原理示意图如下: 二、设计要求 1.基本要求   (1)输出电压:范围0~+9.9V,步进0.1V,纹波不大 ......
edishan 电源技术
请问如何学习嵌入式
我现在是大一,什么都不懂,就学了个C还没学完,寒假我在论坛上看了很多,想确定一个目标,最后决定往嵌入式这方面发展,看中了驱动层人才少,想明确目标搞驱动层,我有信心,有干劲,但由于什 ......
kaya 嵌入式系统
战胜习惯,改变战胜习惯,改变生活 战胜习惯,改变生活 战胜习惯,改变生活
http://xue.youdao.com/article.z?id=1206988335628482236&keyfrom=FirstPage(英文版)http://xue.youdao.com/article.z?id=1206988335628482236&keyfrom=FirstPage(中文版)How to Chang ......
zhouning201 聊聊、笑笑、闹闹
一些初学者比较合适的简单例子(verilog)
自己学习时找到的一些简单例子,初学的朋友可以看看 本帖最后由 dd987219 于 2013-1-22 18:04 编辑 ]...
dd987219 FPGA/CPLD
2430能直接驱动12864LCD吗
我要用12864LCD显示一些2430的数据,就用了2430的IO口P1(接了上拉电阻)驱动LCD显示屏(型号:HJ12864ZW),采用的是串行连接方式,经示波器检测控制时序没有问题,可是显示屏就是对任何命令 ......
wwx2345 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 128  529  2718  1665  875  3  50  1  59  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved