电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC4006E-2PG156C

产品描述Field Programmable Gate Array, 256 CLBs, 4000 Gates, 125MHz, 608-Cell, CMOS, CPGA156, CERAMIC, PGA-156
产品类别可编程逻辑器件    可编程逻辑   
文件大小566KB,共68页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准
下载文档 详细参数 全文预览

XC4006E-2PG156C概述

Field Programmable Gate Array, 256 CLBs, 4000 Gates, 125MHz, 608-Cell, CMOS, CPGA156, CERAMIC, PGA-156

XC4006E-2PG156C规格参数

参数名称属性值
是否Rohs认证符合
Objectid1468154884
零件包装代码PGA
包装说明HPGA, PGA156,16X16
针数156
Reach Compliance Codeunknown
其他特性MAX USABLE 6000 LOGIC GATES
最大时钟频率125 MHz
CLB-Max的组合延迟1.6 ns
JESD-30 代码S-CPGA-P156
长度42.164 mm
可配置逻辑块数量256
等效关口数量4000
输入次数125
逻辑单元数量608
输出次数125
端子数量156
最高工作温度85 °C
最低工作温度
组织256 CLBS, 4000 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码HPGA
封装等效代码PGA156,16X16
封装形状SQUARE
封装形式GRID ARRAY, HEAT SINK/SLUG
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.318 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级OTHER
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度42.164 mm

文档预览

下载PDF文档
Product Obsolete or Under Obsolescence
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx web site at
http://www.xilinx.com/xlnx/xweb/xil_publications_index.jsp
System featured Field-Programmable Gate Arrays
- SelectRAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
High Performance — 3.3 V XC4000XL
High Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
0
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
DM6437无法加载.out文件,显示disable edma
DM6437开发板,开始时可以加载out文件。后来,加载之后显示disable edma,加载完成之后,点击运行没有反应。求解答connect之后显示EVMDM6437 Startup SequenceSetup Cache (L1P = 32K) + (L1D = ......
henrrylee DSP 与 ARM 处理器
Crest Factor Reduction for OFDMA Systems
Introduction Crest factor reduction (CFR) is a technique for reducing the peak-to-average ratio (PAR) of an orthogonal frequency division multiplexing (OFDM) waveform. An OFDM si ......
xiaoxin1 FPGA/CPLD
「ADI模拟大学堂」基础加速度计传感器
「ADI模拟大学堂」基础加速度计传感器(每日一份资料) 从今天开始,「ADI模拟大学堂」开始每天更新一份资料,资料更新目录在后面,希望大家支持。希望能获得大家的回帖,我也不用做回复可见。希 ......
chen8710 ADI 工业技术
请教Modbus高手makesoft:实现Modbus协议一定需要超时检测吗?
首先声明,我对Modbus不熟悉,尤其是如何实现它,最近才从网上下载了协议研究了一下,特此向高手请教。搞清楚这些问题,才能有效地在芯片中实现相应的功能,满足大家的需要。此帖的目的是 ......
mapleyang stm32/stm8
pxa270 ce5.0电源管理源码谁有,能给一份来参考下吗?
目前我正在做pxa270平台,windows ce5.0系统,现在就只是简单的休眠啊,挂起啊之类的,有谁实现稍微复杂点的功能啊,如系统空闲的情况下降低CPU的频率,电压等。有的吗?100分送上...
hoyden 嵌入式系统
Atmel SAM V71 Xplained Ultra 开发板
本帖最后由 kaiyueperfect 于 2016-9-30 21:37 编辑 现出一个Atmel SAM V71 Xplained Ultra 开发板,成色 仅开封,参加培训时发的,拿回来一直没用,现有意出手,给有需要的人,暂定价800, ......
kaiyueperfect 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 102  624  1183  783  2201  31  25  17  40  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved