电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC4005E-3PC84C

产品描述Field Programmable Gate Array, 196 CLBs, 3000 Gates, 125MHz, 196-Cell, CMOS, PQCC84, PLASTIC, LCC-84
产品类别可编程逻辑器件    可编程逻辑   
文件大小566KB,共68页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC4005E-3PC84C概述

Field Programmable Gate Array, 196 CLBs, 3000 Gates, 125MHz, 196-Cell, CMOS, PQCC84, PLASTIC, LCC-84

XC4005E-3PC84C规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
Objectid1468155445
零件包装代码LCC
包装说明PLASTIC, LCC-84
针数84
Reach Compliance Codeunknown
其他特性MAX USABLE 5000 LOGIC GATES
最大时钟频率125 MHz
CLB-Max的组合延迟2 ns
JESD-30 代码S-PQCC-J84
JESD-609代码e0
长度29.3116 mm
湿度敏感等级3
可配置逻辑块数量196
等效关口数量3000
输入次数112
逻辑单元数量196
输出次数112
端子数量84
最高工作温度85 °C
最低工作温度
组织196 CLBS, 3000 GATES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC84,1.2SQ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)225
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度5.08 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度29.3116 mm

文档预览

下载PDF文档
Product Obsolete or Under Obsolescence
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx web site at
http://www.xilinx.com/xlnx/xweb/xil_publications_index.jsp
System featured Field-Programmable Gate Arrays
- SelectRAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
High Performance — 3.3 V XC4000XL
High Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
0
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
大家好 初用freertos 请教
我现在要是实现的是把linux的一个程序要移植到freertos这个OS下去。现在我想现在虚拟机下想先测试。问题是,弄了半天,这个系统也没搞定。网上G了一个大部分都是讲FREERTOS的原理。想问这个系统 ......
浪儿飘 嵌入式系统
求教STM32睡眠模式为什么程序下载不了了
求教STM32在运行__WFI();睡眠之后程序再也下载不进去,下载采用JTAG。求教什么原因以及解决方法~~ ...
夜雨声烦 stm32/stm8
【呆萌机器人】星球大战机器人BB-8应用展示
星球大战呆萌机器人BB-8应用展示 :https://training.eeworld.com.cn/course/2184 星球大战:力量觉醒!新出现的机器人角色BB-8,超萌,超有趣的droid现在发布现实版机器人啦。智能操控的小机 ......
chenyy 机器人开发
【TI经典】放大器噪声系数计算
亲爱滴朋友们:)~~~小编最近会为大家连续推出很多德州仪器的工程师杰作哦:victory:~~~今天为大家送上的是两种放大器架构的噪声系数计算,包括inverting,non-inverting 架构的噪声系数计算,并提 ......
德州仪器 模拟与混合信号
Lattice芯片ICE40UL1K的RGB脚使用问题
在使用Lattice的芯片iCE40UL1K的RGB0、RGB1、RGB2做普通IO使用时,在板子上量不到信号,后加上拉电阻300R可以输出信号,加2K以上的上拉电阻就又量不到信号了,各位用过的路过的大神,有知道咋回 ......
刘成云 FPGA/CPLD
如何在提高精度和延长运行时间的同时提高电池的安全性
近年来,诸如吸尘器、电动工具(如钻头、锯子和螺丝刀)和园艺工具(如割草机、修边机和草坪拖拉机)等消费品已从依靠绳索和墙壁供电转变为无绳设备和充电电池供电。即使是以前没有动力的自行 ......
qwqwqw2088 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1231  2105  2082  2705  1166  39  5  10  12  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved