电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7K325T-1FB676C

产品描述IC fpga 250 I/O 676fcbga
产品类别半导体    可编程逻辑器件   
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC7K325T-1FB676C在线购买

供应商 器件名称 价格 最低购买 库存  
XC7K325T-1FB676C - - 点击查看 点击购买

XC7K325T-1FB676C概述

IC fpga 250 I/O 676fcbga

XC7K325T-1FB676C规格参数

参数名称属性值
Datasheets
7 Series FPGAs Overview
Kintex-7 FPGAs Datashee
Kintex-7 FPGAs CES9937 E
Kintex-7 FPGA CES E
Product Photos
676-FCBGA Series
Product Training Modules
Powering Series 7 Xilinx FPGAs with TI Power Management Solutions
PCN Design/Specificati
Zynq-7000 Datasheet Update 02/Jun/2014
PCN Assembly/Origi
Additional Wafer Fabrication 16/Dec/2013
Standard Package1
CategoryIntegrated Circuits (ICs)
FamilyEmbedded - FPGAs (Field Programmable Gate Array)
Number of LABs/CLBs25475
Number of Logic Elements/Cells326080
Total RAM Bits16404480
Number of I/O250
Voltage - Supply0.97 V ~ 1.03 V
Mounting TypeSurface Mou
Operating Temperature0°C ~ 85°C
封装 / 箱体
Package / Case
676-BBGA, FCBGA
Supplier Device Package676-FCBGA (27x27)

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
求助:usrRoot已经执行完,看不到蓝屏的boot界面?
跟踪代码发现usrRoot已经执行完,却始终没有跳转到boot的蓝屏界面,谁能指点一下为什么?谢谢! 我是在workbench下,VxWorks6.6...
liwei5613 嵌入式系统
MSP430G2553比较器CAOUT怎么作为TA计数器的输入?
本帖最后由 danruofeng 于 2015-5-14 17:42 编辑 怎么把CAOUT设为定时器的捕获源?...
danruofeng 微控制器 MCU
vhdl代码综合warning
Warning: Presettable and clearable registers converted to equivalent circuits with latches. Registers power-up to an undefined state, and DEVCLRn places the registers in an undefin ......
flyhouse112 FPGA/CPLD
STC89C52 RC XDATA问题
使用Keil C IDE 开发一个程序,目标器件是STC89C52RC,这个器件的内存是512字节。Keil C 编译的结果是 Program Size: data=9.0 xdata=329 code=4446结果是,杯具了,ISP下载到芯片里,下载软件 ......
ebuddy 嵌入式系统
usbavrjtag cp210x_driver
本帖最后由 paulhyde 于 2014-9-15 08:57 编辑 usbavrjtag cp210x_driver ...
xiangzi001 电子竞赛
2407A的调试???
TI的2407A的调试一定要加一块RAM吗? 这块ram的作用是什么呀?能告诉我TI的哪个文档中描述这个问题了? ccs中的load 是把程序load到哪里了? 小弟刚刚学习,那位大虾帮帮我哦,谢谢!! ......
c289344670 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1812  1839  743  2378  2659  24  58  54  15  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved