电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7K160T-L2FF676E

产品描述Field Programmable Gate Array, 1286MHz, 162240-Cell, CMOS, PBGA676,
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC7K160T-L2FF676E概述

Field Programmable Gate Array, 1286MHz, 162240-Cell, CMOS, PBGA676,

XC7K160T-L2FF676E规格参数

参数名称属性值
是否Rohs认证不符合
Objectid113675509
Reach Compliance Codenot_compliant
ECCN代码3A991.D
YTEOL11.71
最大时钟频率1286 MHz
JESD-30 代码S-PBGA-B676
JESD-609代码e0
输入次数400
逻辑单元数量162240
输出次数400
端子数量676
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA676,26X26,40
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
表面贴装YES
技术CMOS
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
二极管和电容升降压电路
大家好!请问由C70、D7、C69、C65和D6组成的降压电路的工作原理?C65左侧是0-10V的PWM波; 万用表量测C69上端-10V,C66上端-20V,谢谢大家! C61和D5组成的升压电路原理:PWM波0V时,LCD_10通 ......
Gjinbiao 模拟电子
【MSP430趣谈】系列教程总结篇
到这里基本我们的MSP430趣谈的系列教程也是告一段落了,总的来说我们对于单片机的学习基本也就掌握几个方面,一个是基本IO的控制,输出高,输出低这种基本的应用是我们最开始的入门工作,也 ......
michael_llh 微控制器 MCU
93c46 演示程序
93C46是1k位串行EEPROM储存器。 每一个储存器都可以通过DI/DO引脚写入或读出。它的存储容量为1024位,内部为128×8位或64×16位。93C46为串行三线SPI操作芯片,在时钟时序的同步下接收数据口的 ......
palapala20 FPGA/CPLD
如何把ADC的Pin脚拿来当作GPIO?
GPIO可以透过GPIOPinTypeADC()当成ADO Pin脚, 若反過來想把ADC1-3的Pin腳拿來當成GPIO,請問可以嗎? 在StellarisWare里的API为何呢? 我想要ADC0 Pin脚维持正常运作,而把剩下的ADC1-3当GP ......
tomexou 微控制器 MCU
STM32的GPIO电路原理
GPIO是通用输入/输出端口的简称,是STM32可控制的引脚。GPIO的引脚与外部硬件设备连接,可实现与外部通讯、控制外部硬件或者采集外部硬件数据的功能。 STM32F103ZET6芯片为144脚芯片,包 ......
可乐zzZ stm32/stm8
有谁研究过uC-Serial?
有谁研究过uC-Serial? 给小弟放点资料学习 ...
andylxp198486 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 804  2015  2643  1331  1133  3  23  32  53  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved