电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7VX485T-3FF1927E

产品描述IC fpga 600 I/O 1927bga
产品类别半导体    可编程逻辑器件   
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC7VX485T-3FF1927E概述

IC fpga 600 I/O 1927bga

XC7VX485T-3FF1927E规格参数

参数名称属性值
Datasheets
7 Series FPGAs Overview
Virtex-7 T/XT FPGA Datashee
Product Training Modules
Powering Series 7 Xilinx FPGAs with TI Power Management Solutions
PCN Design/Specificati
Zynq-7000 Datasheet Update 02/Jun/2014
PCN Assembly/Origi
Additional Wafer Fabrication 16/Dec/2013
Standard Package1
CategoryIntegrated Circuits (ICs)
FamilyEmbedded - FPGAs (Field Programmable Gate Array)
Number of LABs/CLBs37950
Number of Logic Elements/Cells485760
Total RAM Bits37969920
Number of I/O600
Voltage - Supply0.97 V ~ 1.03 V
Mounting TypeSurface Mou
Operating Temperature0°C ~ 100°C
封装 / 箱体
Package / Case
1924-BBGA, FCBGA
Supplier Device Package1925-FCBGA (45x45)

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
PCB抗干扰设计原则
一 电源线布置:1、根据电流大小,尽量调宽导线布线。2、电源线、地线的走向应与资料的传递方向一致。3、在印制电路板的电源输入端应接上10~100μF的去耦电容。 二 地线布置:1、数字地与模 ......
毛承玲 PCB设计
周二去武汉ADI大学生设计竞赛颁奖礼!
坛子里谁去?武汉的朋友给推荐个好吃的好玩的呗 华中科技大学附近 :)...
soso 聊聊、笑笑、闹闹
ARM 非IO的使用方法?
请问ARM怎么使用非IO功能的引脚,是内核自动调用的吗?谢谢...
kiss543440013 ARM技术
AVR定时计数器的PWM功能设计要点(转/分享)
一、定时/计数器PWM设计要点 根据PWM的特点,在使用ATmega128的定时/计数器设计输出PWM时应注意以下几点: 1.首先应根据实际的情况,确定需要输出的PWM频率范围,这个频率与控制 ......
malbh45423 嵌入式系统
跨平台(brew symbian)引擎开发!
最近学习游戏引擎的开发,可是不知道哪些东西是与平台有关了,哪些是需要自己实现的? 希望能有相关经验的朋友提供区分的方法和设计思路!谢谢!!...
Ice55 嵌入式系统
2440检测不到NAND
自己做的板子,JTAG电路时参照MINI2440画的,用SJF2440不能检测到NAND,ID =00,用也H-JTAG检测不到NAND,但是用JLINK检测到的信息时正确的,可以把uboot下载到板子跑起来,但是全是乱码。SJF2440 ......
狂简 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1890  2240  1273  1820  877  55  45  36  56  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved