电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC6SLX150T-N3FGG900C

产品描述IC fpga 540 I/O 900fbga
产品类别半导体    可编程逻辑器件   
文件大小359KB,共11页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准  
下载文档 详细参数 全文预览

XC6SLX150T-N3FGG900C概述

IC fpga 540 I/O 900fbga

XC6SLX150T-N3FGG900C规格参数

参数名称属性值
Datasheets
Spartan-6 Family Overview
Spartan-6 FPGA Datashee
Product Photos
900-BBGA
Standard Package27
CategoryIntegrated Circuits (ICs)
FamilyEmbedded - FPGAs (Field Programmable Gate Array)
Number of LABs/CLBs11519
Number of Logic Elements/Cells147443
Total RAM Bits4939776
Number of I/O540
Voltage - Supply1.14 V ~ 1.26 V
Mounting TypeSurface Mou
Operating Temperature0°C ~ 85°C
封装 / 箱体
Package / Case
900-BBGA
Supplier Device Package900-FBGA

文档预览

下载PDF文档
11
Spartan-6 Family Overview
DS160 (v2.0) October 25, 2011
Product Specification
General Description
The Spartan®-6 family provides leading system integration capabilities with the lowest total cost for high-volume applications. The
thirteen-member family delivers expanded densities ranging from 3,840 to 147,443 logic cells, with half the power consumption of previous
Spartan families, and faster, more comprehensive connectivity. Built on a mature 45 nm low-power copper process technology that
delivers the optimal balance of cost, power, and performance, the Spartan-6 family offers a new, more efficient, dual-register 6-input look-
up table (LUT) logic and a rich selection of built-in system-level blocks. These include 18 Kb (2 x 9 Kb) block RAMs, second generation
DSP48A1 slices, SDRAM memory controllers, enhanced mixed-mode clock management blocks, SelectIO™ technology, power-
optimized high-speed serial transceiver blocks, PCI Express® compatible Endpoint blocks, advanced system-level power management
modes, auto-detect configuration options, and enhanced IP security with AES and Device DNA protection. These features provide a low-
cost programmable alternative to custom ASIC products with unprecedented ease of use. Spartan-6 FPGAs offer the best solution for
high-volume logic designs, consumer-oriented DSP designs, and cost-sensitive embedded applications. Spartan-6 FPGAs are the
programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components that enable
designers to focus on innovation as soon as their development cycle begins.
Summary of Spartan-6 FPGA Features
Spartan-6 Family:
Spartan-6 LX FPGA: Logic optimized
Spartan-6 LXT FPGA: High-speed serial connectivity
Designed for low cost
Multiple efficient integrated blocks
Optimized selection of I/O standards
Staggered pads
High-volume plastic wire-bonded packages
Low static and dynamic power
45 nm process optimized for cost and low power
Hibernate power-down mode for zero power
Suspend mode maintains state and configuration with
multi-pin wake-up, control enhancement
Lower-power 1.0V core voltage (LX FPGAs, -1L only)
High performance 1.2V core voltage (LX and LXT
FPGAs, -2, -3, and -3N speed grades)
Multi-voltage, multi-standard SelectIO™ interface banks
Up to 1,080 Mb/s data transfer rate per differential I/O
Selectable output drive, up to 24 mA per pin
3.3V to 1.2V I/O standards and protocols
Low-cost HSTL and SSTL memory interfaces
Hot swap compliance
Adjustable I/O slew rates to improve signal integrity
High-speed GTP serial transceivers in the LXT FPGAs
Up to 3.2 Gb/s
High-speed interfaces including: Serial ATA, Aurora,
1G Ethernet, PCI Express, OBSAI, CPRI, EPON,
GPON, DisplayPort, and XAUI
Integrated Endpoint block for PCI Express designs (LXT)
Low-cost PCI® technology support compatible with the
33 MHz, 32- and 64-bit specification.
Efficient DSP48A1 slices
High-performance arithmetic and signal processing
Fast 18 x 18 multiplier and 48-bit accumulator
Pipelining and cascading capability
Pre-adder to assist filter applications
Integrated Memory Controller blocks
DDR, DDR2, DDR3, and LPDDR support
Data rates up to
800 Mb/s (12.8
Gb/s peak bandwidth)
Multi-port bus structure with independent FIFO to reduce
design timing issues
Abundant logic resources with increased logic capacity
Optional shift register or distributed RAM support
Efficient 6-input LUTs improve performance and
minimize power
LUT with dual flip-flops for pipeline centric applications
Block RAM with a wide range of granularity
Fast block RAM with byte write enable
18 Kb blocks that can be optionally programmed as two
independent 9 Kb block RAMs
Clock Management Tile (CMT) for enhanced performance
Low noise, flexible clocking
Digital Clock Managers (DCMs) eliminate clock skew
and duty cycle distortion
Phase-Locked Loops (PLLs) for low-jitter clocking
Frequency synthesis with simultaneous multiplication,
division, and phase shifting
Sixteen low-skew global clock networks
Simplified configuration, supports low-cost standards
2-pin auto-detect configuration
Broad third-party SPI (up to x4) and NOR flash support
Feature rich Xilinx Platform Flash with JTAG
MultiBoot support for remote upgrade with multiple
bitstreams, using watchdog protection
Enhanced security for design protection
Unique Device DNA identifier for design authentication
AES bitstream encryption in the larger devices
Faster embedded processing with enhanced, low cost,
MicroBlaze™ soft processor
Industry-leading IP and reference designs
© 2009–2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States
and other countries. PCI, PCIe and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS160 (v2.0) October 25, 2011
Product Specification
www.xilinx.com
1
【PCB问答】汇总
:victory:【PCB问答】到现在已经有四期啦~~你是否对前四期的问题有所了解了呢??不了解?来回顾一下吧~~ 第一期:【PCB问答】看看你会多少个? 第二期:【PCB问答】畅所欲言,谈谈你对 ......
okhxyyo PCB设计
PADS9.3_Layout.pdf
PADS9.3_Layout.pdf 105009...
dontium PCB设计
【聊聊DSP】聊聊DSP入门必读文档 与 最小系统设计
D妹恋爱使用说明书:入门篇 【使用申明】:此乃和DSP妹妹恋爱的至尊宝典,TI出品,Starcool(Q工)整理校订,审核,公布,乃为使更多人能走上和D妹家族的妹子们踏入爱的殿堂,本文重在告诉您如 ......
starcool DSP 与 ARM 处理器
年假过去,准备开工地同志们来报到咯。
上学地估计还在寒假中了吧?上班地估计也差不多要休到头了,俺们明天准备收拾收拾干活咯。 新年开始了,人都陆陆续续回来了,论坛地人气又要猛窜咯 :funk: :funk: 越旺 越旺 旺旺 :lol ...
liuceone 聊聊、笑笑、闹闹
vxworks 更改后IP,如何重新建立UDP连接
例如通过telnet修改了IP,此时之前的UDP通信就不能工作,非要重启设备才行,有什么好方法...
zyboy2000 实时操作系统RTOS
LPC5 4608
哪位大神在用LPC54608,可以交流下吗?...
18434391446 下载中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2384  2910  1255  103  1913  14  35  51  8  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved