电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7VX690T-2FFG1158C

产品描述IC fpga 350 I/O 1158fcbga
产品类别可编程逻辑器件    可编程逻辑   
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准
下载文档 详细参数 全文预览

XC7VX690T-2FFG1158C在线购买

供应商 器件名称 价格 最低购买 库存  
XC7VX690T-2FFG1158C - - 点击查看 点击购买

XC7VX690T-2FFG1158C概述

IC fpga 350 I/O 1158fcbga

XC7VX690T-2FFG1158C规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称XILINX(赛灵思)
零件包装代码BGA
包装说明FBGA-1158
针数1158
Reach Compliance Code_compli
ECCN代码3A001.A.7.B
最大时钟频率1818 MHz
CLB-Max的组合延迟0.61 ns
JESD-30 代码S-PBGA-B1158
JESD-609代码e1
长度35 mm
可配置逻辑块数量54150
输入次数350
逻辑单元数量693120
输出次数350
端子数量1158
最高工作温度85 °C
最低工作温度
组织54150 CLBS
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA1156,34X34,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
电源1,1.8 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.35 mm
最大供电电压1.03 V
最小供电电压0.97 V
标称供电电压1 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度35 mm

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
【MXCHIP Open1081】FD_ISSET函数的讨论
本帖最后由 ljj3166 于 2014-12-7 22:34 编辑 MXCHIP在API介绍中,对于FD系列的功能函数只是简单的一带而过 FD_ZERO(p) 清空指针 p指向的套接字集合 FD_SET(n, p) 在指针p 指向的 ......
ljj3166 无线连接
已组过网的节点加入到新的协调器
1.所有节点开启NV_RESTORE. 2.组网方式,协调器上有一按钮,短按按钮,一分钟之内,如果节点上电,自动组网到这个协调器建好的网络 问题:旧的协调器损坏,现想更换新的协调器。 方案思 ......
yuyueha 无线连接
请问有无人在KEIL成功实现MD5算法的?
请问有无人在KEIL成功实现MD5算法的? 有的话能否共享 我的邮箱 begin8329849@126.com 万分感激...
yxc 嵌入式系统
四位并行9012驱动数码管
新手求教!有大佬做过四位并行的9012三极管驱动的数码管吗???? 有例程更好!! 感谢各位大佬!!! ...
众乐乐 stm32/stm8
ADA2200
大家好,有人对ADA2200熟悉吗?输入差分信号,输出解调后也是差分,其中有个共模输出管脚,不知道作用是干嘛的?该共模输出管脚可配置四种模式,比如VDD/2 ,1.2V。...
hanhan0519 模拟电子
Windows CE外部设备虚拟地址映射问题
开发平台:ARM + S3C2440 外设驱动:SM501 图形显示芯片(带二维图形加速功能,暂时没用到) 遇到的问题:通过KITL调试,返回的信息提示DATA ABORT。以为是显示缓存设的太小,在注册表中更改 ......
zhaogu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 341  2704  708  1085  1026  23  32  4  11  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved