电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7V585T-2FF1157I

产品描述IC fpga 600 I/O 1157fcbga
产品类别半导体    可编程逻辑器件   
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC7V585T-2FF1157I概述

IC fpga 600 I/O 1157fcbga

XC7V585T-2FF1157I规格参数

参数名称属性值
Datasheets
7 Series FPGAs Overview
Virtex-7 T/XT FPGA Datashee
Virtex-7 FPGAs Brief
Product Training Modules
Powering Series 7 Xilinx FPGAs with TI Power Management Solutions
PCN Design/Specificati
Zynq-7000 Datasheet Update 02/Jun/2014
PCN Assembly/Origi
Additional Wafer Fabrication 16/Dec/2013
Standard Package1
CategoryIntegrated Circuits (ICs)
FamilyEmbedded - FPGAs (Field Programmable Gate Array)
Number of LABs/CLBs45525
Number of Logic Elements/Cells582720
Total RAM Bits29306880
Number of I/O600
Voltage - Supply0.97 V ~ 1.03 V
Mounting TypeSurface Mou
Operating Temperature-40°C ~ 100°C
封装 / 箱体
Package / Case
1157-BBGA, FCBGA
Supplier Device Package1157-FCBGA (35x35)

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
基于DS80C400的嵌入式网络
基于DS80C400的嵌入式网络...
lorant 嵌入式系统
手机处理器为什么没有奇数核心呢?
除最早的单核外,手机处理器都是双核、四核、八核的,为什么没有奇数核心的呢?刚看到一篇文章讨论这个问题,列出了一些原因,不过也都是猜测,大家有知道原因的吗?咱也不妨讨论一下:)...
phantom7 综合技术交流
Vxworks如何设定键盘无缓冲输入
我现在的firmware是键盘输入完后敲回车输入字符串才提交给系统。 可是我要做快捷键响应,要求每敲一个键就马上提交给系统,并且不 在屏幕上回显,类似TC的getch()函数,我应该 如何做,当 ......
54288519 实时操作系统RTOS
EVMC6678 调试nanflash时出现bad block(坏块问题)
各位TI工程师 你们好,我在评估板evmc6678 调试flash,本来是用MSDK 提供写nandwrite程序去固话闪灯程序到flash中,发现一直出现有坏块的错误,Console 串口打印如下的信息: Bad blco # 1 ......
fendou DSP 与 ARM 处理器
能用PPC2003模拟器下东西到CPU为PXA270的PDA吗
我下载时老是提示 The ARM Unknow CPU does not support configuration Test -Win32(WCE AEMV4)Debug! Executable will not run on device. 我的PDA CPU为PXA270 多谢各位帮忙...
eeq619 嵌入式系统
EEWORLD大学堂----MSP430外围模块比较器
MSP430外围模块比较器:https://training.eeworld.com.cn/course/347...
dongcuipin 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1010  1564  2307  2607  2223  21  29  23  20  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved