电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC7VX415T-3FFG1158E

产品描述IC fpga 350 I/O 1158fcbga
产品类别可编程逻辑器件    可编程逻辑   
文件大小455KB,共18页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准
下载文档 详细参数 全文预览

XC7VX415T-3FFG1158E在线购买

供应商 器件名称 价格 最低购买 库存  
XC7VX415T-3FFG1158E - - 点击查看 点击购买

XC7VX415T-3FFG1158E概述

IC fpga 350 I/O 1158fcbga

XC7VX415T-3FFG1158E规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称XILINX(赛灵思)
零件包装代码BGA
包装说明FBGA-1158
针数1158
Reach Compliance Codecompli
ECCN代码3A001.A.7.B
最大时钟频率1818 MHz
CLB-Max的组合延迟0.58 ns
JESD-30 代码S-PBGA-B1158
JESD-609代码e1
长度35 mm
湿度敏感等级4
可配置逻辑块数量32200
输入次数350
逻辑单元数量412160
输出次数350
端子数量1158
组织32200 CLBS
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA1156,34X34,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
电源1,1.8 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.35 mm
最大供电电压1.03 V
最小供电电压0.97 V
标称供电电压1 V
表面贴装YES
技术CMOS
端子面层Tin/Silver/Copper (Sn96.5Ag3.0Cu0.5)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度35 mm

文档预览

下载PDF文档
18
7 Series FPGAs Data Sheet: Overview
DS180 (v2.6) February 27, 2018
Product Specification
General Description
Xilinx® 7 series FPGAs comprise four FPGA families that address the complete range of system requirements, ranging from low cost, small form factor,
cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most demanding
high-performance applications. The 7 series FPGAs include:
Spartan®-7 Family: Optimized for low cost, lowest power, and high
I/O performance. Available in low-cost, very small form-factor
packaging for smallest PCB footprint.
Artix®-7 Family: Optimized for low power applications requiring serial
transceivers and high DSP and logic throughput. Provides the lowest
total bill of materials cost for high-throughput, cost-sensitive
applications.
Kintex®-7 Family: Optimized for best price-performance with a 2X
improvement compared to previous generation, enabling a new class
of FPGAs.
Virtex®-7 Family: Optimized for highest system performance and
capacity with a 2X improvement in system performance. Highest
capability devices enabled by stacked silicon interconnect (SSI)
technology.
Built on a state-of-the-art, high-performance, low-power (HPL), 28 nm, high-k metal gate (HKMG) process technology, 7 series FPGAs enable an
unparalleled increase in system performance with 2.9 Tb/s of I/O bandwidth, 2 million logic cell capacity, and 5.3 TMAC/s DSP, while consuming 50% less
power than previous generation devices to offer a fully programmable alternative to ASSPs and ASICs.
Summary of 7 Series FPGA Features
Advanced high-performance FPGA logic based on real 6-input look-
up table (LUT) technology configurable as distributed memory.
36 Kb dual-port block RAM with built-in FIFO logic for on-chip data
buffering.
High-performance SelectIO™ technology with support for DDR3
interfaces up to 1,866 Mb/s.
High-speed serial connectivity with built-in multi-gigabit transceivers
from 600 Mb/s to max. rates of 6.6 Gb/s up to 28.05 Gb/s, offering a
special low-power mode, optimized for chip-to-chip interfaces.
A user configurable analog interface (XADC), incorporating dual
12-bit 1MSPS analog-to-digital converters with on-chip thermal and
supply sensors.
DSP slices with 25 x 18 multiplier, 48-bit accumulator, and pre-adder
for high-performance filtering, including optimized symmetric
coefficient filtering.
Powerful clock management tiles (CMT), combining phase-locked
loop (PLL) and mixed-mode clock manager (MMCM) blocks for high
precision and low jitter.
Quickly deploy embedded processing with MicroBlaze™ processor.
Integrated block for PCI Express® (PCIe), for up to x8 Gen3
Endpoint and Root Port designs.
Wide variety of configuration options, including support for
commodity memories, 256-bit AES encryption with HMAC/SHA-256
authentication, and built-in SEU detection and correction.
Low-cost, wire-bond, bare-die flip-chip, and high signal integrity flip-
chip packaging offering easy migration between family members in
the same package. All packages available in Pb-free and selected
packages in Pb option.
Designed for high performance and lowest power with 28 nm,
HKMG, HPL process, 1.0V core voltage process technology and
0.9V core voltage option for even lower power.
Table 1:
7 Series Families Comparison
Max. Capability
Logic Cells
Block RAM
(1)
DSP Slices
DSP Performance
(2)
MicroBlaze CPU
(3)
Transceivers
Transceiver Speed
Serial Bandwidth
PCIe Interface
Memory Interface
I/O Pins
I/O Voltage
Package Options
Notes:
1.
2.
3.
Additional memory available in the form of distributed RAM.
Peak DSP performance numbers are based on symmetrical filter implementation.
Peak MicroBlaze CPU performance numbers based on microcontroller preset.
Spartan-7
102K
4.2 Mb
160
176 GMAC/s
260 DMIPs
800 Mb/s
400
1.2V–3.3V
Low-Cost, Wire-Bond
Artix-7
215K
13 Mb
740
929 GMAC/s
303 DMIPs
16
6.6 Gb/s
211 Gb/s
x4 Gen2
1,066 Mb/s
500
1.2V–3.3V
Low-Cost, Wire-Bond,
Bare-Die Flip-Chip
Kintex-7
478K
34 Mb
1,920
2,845 GMAC/s
438 DMIPs
32
12.5 Gb/s
800 Gb/s
x8 Gen2
1,866 Mb/s
500
1.2V–3.3V
Bare-Die Flip-Chip and High-
Performance Flip-Chip
Virtex-7
1,955K
68 Mb
3,600
5,335 GMAC/s
441 DMIPs
96
28.05 Gb/s
2,784 Gb/s
x8 Gen3
1,866 Mb/s
1,200
1.2V–3.3V
Highest Performance
Flip-Chip
© Copyright 2010–2018 Xilinx, Inc., Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx
in the United States and other countries. PCI Express is a trademark of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS180 (v2.6) February 27, 2018
Product Specification
www.xilinx.com
1
apt-get install -f命令介绍
apt-get -f install -- 等同于新立得软件包管理器中的“编辑->修正(依赖关系)损毁的软 件包”再点击“应用。如果提示“unmet dependencies”的时候,可执行这行命令。 就是有时候安装一个 ......
gooogleman 嵌入式系统
关于DMX控制
各位高手,请问一下,如何实现单片机接收DMX(控台)控制呢?不知道这段程序怎么写?请指点一下。...
czc568 单片机
自己弄得U-BOOT 和LINUX内核移植, 成功!!!!!!!
今天 很是高兴, 哈哈, 可以nand_flash 启动啦,, 一段没有整 , 昨天详细了解啦下命令 ,今天重新编译啦啦一下 , 哈哈,通过啦, 其实主要是相关的的参数的配置 , 现在有些了解,:) “ ......
lanyu345 Linux开发
求win ce 下程序加壳或挂接dll的技术,有偿
平台是arm的 wince4.2 需要把一个现有程序加入与设备一对一的license控制。 考虑用现成的加壳或是挂接dll的办法,对应每一个硬件算出一个license文件。 程序启动的时候验证该文件即可达 ......
windstarcn 嵌入式系统
STM32F767 Nucleo 我也成功刷屏了(有代码)
速度可观,频率到216MHz不分频依然可以刷很流弊,多谢公司定制的优质杜邦线。 所以,排错最重要几点。 1——杜邦线要好,毕竟速度快,线多。 2——接线不能错,最简单办法就是READ IO 电平 ......
cl17726 综合技术交流
IAR中,FLASH INFO存储器会被用作堆栈区吗?
如果不会的话那么什么情况下其中数据会变化呢?...
liukaiyue 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2306  485  1237  2245  2550  51  7  59  32  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved