电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

2308-2HPGG

产品描述IC clk mltplr zdb 1:8 16tssop
产品类别半导体    模拟混合信号IC   
文件大小171KB,共13页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 详细参数 全文预览

2308-2HPGG在线购买

供应商 器件名称 价格 最低购买 库存  
2308-2HPGG - - 点击查看 点击购买

2308-2HPGG概述

IC clk mltplr zdb 1:8 16tssop

2308-2HPGG规格参数

参数名称属性值
Datasheets
IDT2308
Product Photos
16-TSSOP
Standard Package96
CategoryIntegrated Circuits (ICs)
FamilyClock/Timing - Clock Generators, PLLs, Frequency Synthesizers
系列
Packaging
Tube
类型
Type
Multiplier, Zero Delay Buffe
PLLYes with Bypass
InpuLVTTL
OutpuLVTTL
Number of Circuits1
Ratio - InpuOutpu
Differential - InpuOutpu
Frequency - Max133.3MHz
Divider/MultiplieYes/Yes
Voltage - Supply3 V ~ 3.6 V
Operating Temperature0°C ~ 70°C
Mounting TypeSurface Mou
封装 / 箱体
Package / Case
16-TSSOP (0.173", 4.40mm Width)
Supplier Device Package16-TSSOP
Other NamesIDT2308-2HPGGIDT2308-2HPGG-ND

文档预览

下载PDF文档
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK MULTIPLIER
FEATURES:
DESCRIPTION:
IDT2308
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1x, 2x, 4x output options (see table):
– IDT2308-1 1x
– IDT2308-2 1x, 2x
– IDT2308-3 2x, 4x
– IDT2308-4 2x
– IDT2308-1H, -2H, and -5H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
The IDT2308 is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2308 has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT2308 enters power down, and the outputs are tri-stated. In
this mode, the device will draw less than 25μA.
The IDT2308 is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT2308 is characterized for both Industrial and Commercial operation.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
16
1
2
(-5)
2
PLL
3
2
CLKA1
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2010
Integrated Device Technology, Inc.
MAY 2010
DSC 5173/12

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1747  2232  2441  1630  1497  43  3  24  46  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved