Short Form Data Sheet
August 2014
The MAX24605 and MAX24610 are flexible, high-
performance clock multiplier and jitter attenuator ICs
that include a DPLL and two independent APLLs.
When locked to one of two input clock signals, the
device performs any-to-any frequency conversion.
From any input clock frequency 2kHz to 750MHz the
device can produce frequency-locked APLL output
frequencies up to 750MHz and as many as 10 output
clock signals that are integer divisors of the APLL
frequencies. Input jitter can be attenuated by an
internal low-bandwidth DPLL. The DPLL also
provides glitchless switching between input clocks
and numerically controlled oscillator capability. Input
switching can be manual or automatic. Using only a
low-cost crystal or oscillator, the device can also
serve as a frequency synthesizer IC.
Output jitter is
typically 0.18 to 0.3ps RMS for an APLL-only integer
multiply and 0.25 to 0.4ps RMS for
APLL-only fractional
multiply or DPLL+APLL operation
.
5- or 10-Output Any-to-Any Clock Multiplier /
Jitter Attenuator ICs
General Description
Features
♦
Input Clocks
♦
♦
♦
♦
♦
♦
One Crystal Input
Two Differential or CMOS/TTL Inputs
Differential to 750MHz, CMOS/TTL to 160MHz
Continuous Input Clock Quality Monitoring
Automatic or Manual Clock Selection
Glitchless Reference Switching
Programmable Bandwidth, 4Hz to 400Hz
Attenuates Input Jitter up to Several UI
Manual Phase Adjustment
APLLs Perform High Resolution Fractional-N
Clock Multiplication
Any Output Frequency from <1Hz to 750MHz
Each Output Has an Independent Divider
Output Jitter Typically 0.18 to 0.3ps RMS for
APLL-Only Integer Multiply and 0.25 to 0.4ps
RMS for Other Modes (12kHz to 20MHz)
Outputs are CML or 2xCMOS, Can Interface to
LVDS, LVPECL, HSTL, SSTL and HCSL
CMOS Output Voltage from 1.5V to 3.3V
Automatic Self-Configuration at Power-Up
MAX24605, MAX24610
♦
Low-Bandwidth DPLL
♦
♦
♦
♦
Two APLLs Plus 5 or 10 Output Clocks
♦
♦
Jitter Attenuation, Frequency Conversion and
Frequency Synthesis Applications in a Wide Variety
of Equipment Types
Applications
♦
♦
♦
♦
Ordering Information
PART
MAX24605EXG+
MAX24610EXG+
OUTPUTS
5
10
TEMP
RANGE
-40 to +85
-40 to +85
PIN-
PACKAGE
81-CSBGA
81-CSBGA
♦
General Features
♦
♦
♦
♦
♦
♦
♦
from External EEPROM Memory
+Denotes
a lead(Pb)-free/RoHS-compliant package.
Uses External Crystal, Oscillator or Clock
Signal As Master Clock
Internal Compensation for Local Oscillator
Frequency Error
SPI Processor Interface
1.8V + 3.3V Operation (5V Tolerant)
-40 to +85
°C
Operating Temp. Range
10mm x 10mm CSBGA Package
1
MAX24605, MAX24610
1. Application Examples
Figure 1-1. Frequency Multiplication and Fanout of Ethernet Clocks
XIN
50MHz
XOUT
OC1P/N
OC2P/N
OC3P/N
OC4P/N
OC5P/N
OC6P/N
OC7P/N
OC8P/N
OC9P/N
OC10P/N
Any combination of 25MHz,
125MHz, 156.25MHz and
related Ethernet frequencies
Any combination of differential or
2x single-ended signal format
2. Block Diagram
Figure 2-1. Block Diagram
Input Block
Scaler, Divider,
Monitor
DPLL
Jitter Filtering,
Holdover
APLL1
3.7-4.2GHz,
Sub-ps jitter,
Fractional-N
A
B
DIV1
DIV2
DIV3
DIV4
DIV5
DIV6
DIV7
DIV8
DIV9
DIV10
OC1POS/NEG
OC2POS/NEG
OC3POS/NEG
OC4POS/NEG
OC5POS/NEG
OC6POS/NEG
OC7POS/NEG
OC8POS/NEG
OC9POS/NEG
OC10POS/NEG
Figure 5-7
Figure 5-8
Figure 5-10
C
MAX24610 only
IC1POS/NEG
IC2POS/NEG
MCLKOSCP/N
XIN
XOUT
APLL2
XO
and HW Control and Status Pins
3.7-4.2GHz,
Sub-ps jitter,
Fractional-N
D
MAX24610 only
SPI Interface
JTAG
GPIO1
AC / GPIO3
SS / GPIO4
GPIO2
TEST
RST_N
INTREQ
CS_N
SDI
3. Detailed Features
3.1
•
•
•
Two input clocks, differential or CMOS/TTL signal format
Input clocks can be any frequency from 1Hz up to 750MHz
Per-input fractional scaling (i.e. multiplying by N÷D where N is a 16-bit integer and D is a 32-bit integer and
N<D) to undo 64B/66B and FEC scaling (e.g. 64/66, 238/255, 237/255, 236/255)
All inputs constantly monitored by programmable activity monitors and frequency monitors
Fast activity monitor can disqualify the selected reference after a few missing clock cycles
Frequency measurement with 1.25ppm resolution
Frequency monitor thresholds with 1.25ppm or 5ppb resolution
Input Block Features
•
•
•
•
JTRST_N
JTMS
JTCLK
JTDI
JTDO
SCLK
SDO
2
MAX24605, MAX24610
3.2
•
•
•
•
•
•
•
•
•
•
•
•
•
Very high-resolution DPLL architecture
Sophisticated state machine automatically transitions between free-run, locked, and digital hold states
Revertive or nonrevertive reference selection algorithm
Programmable bandwidth from 4Hz to 400Hz
Separately configurable acquisition bandwidth and locked bandwidth
Programmable damping factor to balance lock time with peaking: 1.2, 2.5, 5, 10 or 20
Multiple phase detectors: phase/frequency and multicycle
Phase/frequency locking (±360° capture) or nearest-edge phase locking (±180° capture)
Multicycle phase detection and locking (up to
±8191UI)
improves jitter tolerance and lock time
Output phase adjustment up to
±200ns
in 6ps steps with respect to selected input reference
High-resolution frequency and phase measurement
Numerically controlled oscillator (NCO) mode allows system software to steer DPLL frequency
Two independent APLLs simultaneously product two frequency families from the same reference clock or
different reference clocks
Very high-resolution fractional scaling (i.e. non-integer multiplication)
Output jitter is typically
0.18 to 0.3ps RMS for APLL-only integer multiply and 0.25 to 0.4ps RMS for APLL-only
Bypass mode for each APLL supports system testing and allows device to be used in fanout applications
Ten low-jitter output clocks
Each output can be one differential output or two CMOS/TTL outputs
Outputs easily interface with CML, LVDS, LVPECL, HSTL, SSTL, HCSL components
Each output can be any integer divisor of either APLL output clock
Supported telecom frequencies include PDH, SDH, Synchronous Ethernet, OTN
Can also produce clock frequencies for microprocessors, ASICs, FPGAs and other components
Per-output delay adjustment
Per-output enable/disable
SPI serial microprocessor interface
fractional multiply or DPLL+APLL operation (12kHz to 20MHz integration band, for output frequencies >100MHz)
DPLL Features
3.3
APLL Features
•
•
•
3.4
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
Output Clock Features
3.5
General Features
Four general-purpose I/O pins
Register set can be write-protected
Can operate as DPLL+APLL for jitter filtering or as APLL only
Local oscillator can be nearly any frequency from 10MHz to 210MHz
Internal compensation for local oscillator frequency error
Optional automatic self-configuration at power-up from external EEPROM memory
3
Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor
solutions for: aerospace, defense and security; enterprise and communications; and industrial
and alternative energy markets. Products include high-performance, high-reliability analog and
RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and
complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at
www.microsemi.com
.
Microsemi Corporate Headquarters
One Enterprise, Aliso Viejo CA 92656 USA
Within the USA: +1 (949) 380-6100
Sales: +1 (949) 380-6136
Fax: +1 (949) 215-4996
© 2013 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of
Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.