电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72841L25TF

产品描述TQFP-64, Tray
产品类别存储    存储   
文件大小259KB,共17页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72841L25TF在线购买

供应商 器件名称 价格 最低购买 库存  
72841L25TF - - 点击查看 点击购买

72841L25TF概述

TQFP-64, Tray

72841L25TF规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码TQFP
包装说明SLIM, TQFP-64
针数64
制造商包装代码PP64
Reach Compliance Code_compli
ECCN代码EAR99
最长访问时间15 ns
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度10 mm
内存密度36864 bi
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量2
端子数量64
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.01 A
最大压摆率0.06 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
DUAL CMOS SyncFIFO™
DUAL 256 x 9, DUAL 512 x 9,
DUAL 1,024 x 9, DUAL 2,048 x 9,
DUAL 4,096 x 9, DUAL 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
IDT72801
IDT72811
IDT72821
IDT72831
IDT72841
IDT72851
FEATURES:
The IDT72801 is equivalent to two IDT72201 256 x 9 FIFOs
The IDT72811 is equivalent to two IDT72211 512 x 9 FIFOs
The IDT72821 is equivalent to two IDT72221 1,024 x 9 FIFOs
The IDT72831 is equivalent to two IDT72231 2,048 x 9 FIFOs
The IDT72841 is equivalent to two IDT72241 4,096 x 9 FIFOs
The IDT72851 is equivalent to two IDT72251 8,192 x 9 FIFOs
Offers optimal combination of large capacity, high speed,
design flexibility and small footprint
Ideal for prioritization, bidirectional, and width expansion
applications
10 ns read/write cycle time for the IDT72801/72811/72821/72831/
72841/72851
Separate control lines and data lines for each FIFO
Separate Empty, Full, Programmable Almost-Empty and Almost-
Full flags for each FIFO
Enable puts output data lines in high-impedance state
Space-saving 64-pin Thin Quad Flat Pack (TQFP) and Slim Thin
Quad Flatpack (STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72801/72811/72821/72831/72841/72851 are dual synchronous
(clocked) FIFOs. The device is functionally equivalent to two IDT72201/72211/
72221/72231/72241/72251 FIFOs in a single package with all associated
control, data, and flag lines assigned to separate pins.
Each of the two FIFOs (designated FIFO A and FIFO B) contained in the
IDT72801/72811/72821/72831/72841/72851 has a 9-bit input data port (DA0
- DA8, DB0 - DB8) and a 9-bit output data port (QA0 - QA8, QB0 - QB8). Each
input port is controlled by a free-running clock (WCLKA, WCLKB), and two Write
Enable pins (WENA1, WENA2,
WENB1,
WENB2). Data is written into each of
the two arrays on every rising clock edge of the Write Clock (WCLKA, WCLKB)
when the appropriate write enable pins are asserted.
The output port of each FIFO bank is controlled by its associated clock pin
(RCLKA, RCLKB) and two Read Enable pins (RENA1,
RENA2, RENB1,
RENB2).
The Read Clock can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual clock operation.
An Output Enable pin (OEA,
OEB)
is provided on the read port of each FIFO
for three-state output control.
Each of the two FIFOs has two fixed flags, Empty (EFA,
EFB)
and Full (FFA,
FFB).
Two programmable flags, Almost-Empty (PAEA,
PAEB)
and Almost-Full
(PAFA,
PAFB),
are provided for each FIFO bank to improve memory utilization.
If not programmed, the programmable flags default to empty+7 for
PAEA
and
PAEB,
and full-7 for
PAFA
and
PAFB.
The IDT72801/72811/72821/72831/72841/72851 architecture lends itself
to many flexible configurations such as:
• 2-level priority data buffering
• Bidirectional operation
• Width expansion
• Depth expansion
These FIFOs is fabricated using high-performance submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLKA
WENA1
WENA2
DA0 - DA8
EFA
PAEA
PAFA
LDA
FFA
WCLKB
WENB1
WENB2
DB0 - DB8
LDB
INPUT REGISTER
OFFSET REGISTER
FLAG
LOGIC
INPUT REGISTER
OFFSET REGISTER
EFB
PAEB
PAFB
FFB
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1024 x 9, 2048 x 9,
4096 x 9, 8192 x 9
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1024 x 9, 2048 x 9,
4096 x 9, 8192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RESET LOGIC
OUTPUT REGISTER
RSA
OEA
QA0 - QA8
RCLKA
RENA1
RENA2
RSB
OEB
QB0 - QB8
RCLKB
RENB1
RENB2
3034 drw 01
IDT, IDT logo and the
SyncFIFO
logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
1
FEBRUARY 2018
DSC-3034/7
关于下载CE启动文件的问题请教各位
是这样的,我的WM手机刷坏了,现在只能进工程模式,再用USB连接PC后手机显示如下图: http://www.pdag.org.cn/attachment.php?aid=4144&noupdate=yes 经多方查找资料发现这是利用CE开发里的下 ......
xag129 嵌入式系统
有关AD转换采集的问题
我用单片机直接读取AD的采集值挺好的,显示数值随着压力的增大逐渐增大,并且是一个数一个数往上加的,就是先是个位从零到九然后再加十位的,但是当我乘以一个小数系数之后,虽然它的值很准但 ......
godlovewinner 单片机
怎样用C语言定义绝对地址
使用5系列的430单片机,写bootload,不知道用C语言怎么样对地址进行定标,用汇编很容易实现,但是430的汇编我不是很熟悉,还有就是在主程序中怎么实现跳转,当主程序收到上位机发来的下载程序的 ......
250200729 微控制器 MCU
zigbee控制电风扇
我现在有ZigBee板、直流电风扇(直流电机),怎么搭建硬件电路,还少啥?ZigBee控制信号怎么控制直流电机转速啊?能不能加个msp430板,控制信号通过msp430来控制直流电机?话说这个接外设 ......
潇雨如烟6 无线连接
关于等效串联电阻问题
对于一个700mH的大线圈(类似于接触器的线包),用台式LCR桥测试Rs,有270Ω,直接用万用表电阻档测试只有77Ω。因此,电感的直流 电阻怎么定义的?哪个对? ...
呜呼哀哉 模拟电子
【是德征文】是徳&惠普客户遍天下
我的文章以word格式发表,在附件里。 此内容由EEWORLD论坛网友大秦正声原创,如需转载或用于商业用途需征得作者同意并注明出处 ...
大秦正声 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2805  2310  2296  1372  2055  41  48  30  18  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved