电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PHT1206H2030WGPB

产品描述Fixed Resistor, Thin Film, 0.1W, 203ohm, 200V, 0.05% +/-Tol, 55ppm/Cel, Surface Mount, 1206, CHIP
产品类别无源元件    电阻器   
文件大小117KB,共6页
制造商Vishay(威世)
官网地址http://www.vishay.com
标准
下载文档 详细参数 全文预览

PHT1206H2030WGPB概述

Fixed Resistor, Thin Film, 0.1W, 203ohm, 200V, 0.05% +/-Tol, 55ppm/Cel, Surface Mount, 1206, CHIP

PHT1206H2030WGPB规格参数

参数名称属性值
是否Rohs认证符合
Objectid145063317344
包装说明CHIP
Reach Compliance Codeunknown
Country Of OriginFrance
ECCN代码EAR99
YTEOL8.55
其他特性ANTI-SULFUR
构造Rectangular
JESD-609代码e4
安装特点SURFACE MOUNT
端子数量2
最高工作温度230 °C
最低工作温度-55 °C
封装高度0.4 mm
封装长度3.06 mm
封装形式SMT
封装宽度1.6 mm
包装方法TR, PAPER
额定功率耗散 (P)0.1 W
额定温度215 °C
电阻203 Ω
电阻器类型FIXED RESISTOR
尺寸代码1206
表面贴装YES
技术THIN FILM
温度系数55 ppm/°C
端子面层Gold (Au) - with Nickel (Ni) barrier
端子形状WRAPAROUND
容差0.05%
工作电压200 V

文档预览

下载PDF文档
PHT
www.vishay.com
Vishay Sfernice
High Stability - High Temperature (230 °C)
Thin Film Wraparound Chip Resistors, Sulfur Resistant
FEATURES
• Operating temperature range:
-55 °C; +215 °C
• Storage temperature: -55 °C; +230 °C
• Gold terminations (< 1 μm thick)
• 5 sizes available (0402, 0603, 0805, 1206,
2010); other sizes upon request
• Temperature coefficient down to 15 ppm
(-55 °C; +215 °C)
• Tolerance down to 0.05 %
• Load life stability: 0.35 % max. after 2000 h at 220 °C
(ambient) at Pn
• Shelf life stability: 0.7 % typ. (1 % max.) after 15 000 h at
230 °C
• SMD wraparound
• TCR remains constant after long term storage at 230 °C
(15 000 h)
• Sulfur resistant (per ASTM B809-95 humid vapor test)
• Material categorization: for definitions of compliance
please see
www.vishay.com/doc?99912
DESIGN SUPPORT TOOLS
Models
Available
click logo to get started
INTRODUCTION
For applications such as down hole applications, the need
for parts able to withstand very severe conditions
(temperature as high as 215 °C powered or up to 230 °C
un-powered) has leaded Vishay Sfernice to push out the
limit of the thin film technology.
Designers might read the application note: Power
Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays
(P, PRA etc…) (High Temperature Application)
www.vishay.com/doc?53047
in conjunction with this
datasheet to help them to properly design their PCBs and
get the best performances of the PHT.
Vishay Sfernice R&D engineers will be willing to support any
customer design considerations.
STANDARD ELECTRICAL SPECIFICATIONS
MODEL
PHT0402
PHT0603
PHT0805
PHT1206
PHT2010
SIZE
0402
0603
0805
1206
2010
RESISTANCE
RANGE
10 to 130K
10 to 320K
10 to 720K
10 to 2.7M
10 to 7.5M
RATED POWER
(1)(2)
P
215 °C
W
0.0189
0.0375
0.06
0.1
0.2
(4)
LIMITING ELEMENT
VOLTAGE
V
50
75
150
200
300
TOLERANCE
(2)
±%
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
TEMPERATURE
COEFFICIENT
(3)
± ppm/°C
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
Notes
(1)
For power handling improvement, please refer to application note 53047: “Power Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays (High Temperature Applications)”
www.vishay.com/doc?53047
and consult Vishay Sfernice
(2)
See Table 2 on next page
(3)
See Table 1 on next page
(4)
It is possible to dissipate up to 0.3 W, but there will be an additional drift of 0.1 % after load life
CLIMATIC SPECIFICATIONS
Operating temperature range
Storage temperature range
-55 °C; +215 °C
-55 °C; +230 °C
MECHANICAL SPECIFICATIONS
Substrate
Resistive Element
Passivation
Protection
Terminations
Alumina
Nichrome (NiCr)
Silicon nitride (Si
3
N
4
)
Epoxy + silicone
Gold (< 1 μm) over nickel barrier
PERFORMANCE VS. HUMID SULFUR VAPOR
Test conditions
Test results
Revision: 03-Jan-2019
50 °C ± 2 °C, 85 % ± 4 % RH,
exposure time 500 h
Resistance drift < (0.05 %
R
+ 0.05
),
no corrosion products observed
Note
• For other terminations, please consult
Document Number: 53050
1
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
工程师喊话说:人生规划,还不如把PCB设计布线层数规划好!
2016年年尾敲响警钟 规划 这是一个在我们不同人生阶段一直都狠刷存在感的词汇。 截止到目前为止都不能抛开它另存独活 高中的时候 父母会问你报考什么大学 大学的时候 亲朋好友会问你想从 ......
kdyhdl PCB设计
PCB设计中Drill 层的尺寸标注及设置
本期我们整理了在PCB设计中Drill 层的尺寸标注及设置,希望对大家有所帮助。1. 尺寸标注及特殊文字标识一般尺寸标注比较简单,只需标注板子(OUTLINE/辅助边)的长, 宽, 左下角的第一个定位孔坐 ......
板儿妹0517 PCB设计
TI的C6455连接问题
各位前辈,dsp的复位信号时间能不能过长,1.2v内核电压纹波值200mv算不算大?就是连不上仿真器,不知道是什么问题 出错报告: Error connecting to the target: Error 0x80000244/-1202 F ......
duolakk DSP 与 ARM 处理器
电源模块查看的操作
【不懂就问】 AD2018版,在原理图中看到这个模块,里面是集成画好的不能修改的电路图 如何从这个图示的模块点进去看内部电路? 我单击双击它都进不去 不知道怎么操作? 411556 ...
shaorc PCB设计
如何使用OLED,学生写的,还比较详细哦!
从一个初学者的角度写得,没一条都很清楚。。。:) :) :) 53266...
youki12345 微控制器 MCU
winbond 25Q64FVSIG
谁有winbond 25Q64FVSIG的datesheet啊 ??求发一份...
皇极F1 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1370  2401  2293  1378  2810  28  49  47  57  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved