电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CA95C68-16CN

产品描述Data Encryption Circuit, MOS, PQCC44, PLASTIC, LCC-44
产品类别无线/射频/通信    电信电路   
文件大小180KB,共42页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

CA95C68-16CN概述

Data Encryption Circuit, MOS, PQCC44, PLASTIC, LCC-44

CA95C68-16CN规格参数

参数名称属性值
是否Rohs认证不符合
Objectid1460223501
包装说明PLASTIC, LCC-44
Reach Compliance Codeunknown
JESD-30 代码S-PQCC-J44
JESD-609代码e0
长度16.4084 mm
功能数量1
端子数量44
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC44,.7SQ
封装形状SQUARE
封装形式CHIP CARRIER
电源5 V
认证状态Not Qualified
座面最大高度4.4196 mm
最大压摆率48 mA
标称供电电压5 V
表面贴装YES
技术MOS
电信集成电路类型DATA ENCRYPTION CIRCUIT
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
宽度16.4084 mm

文档预览

下载PDF文档
CA95C68/18/09
DES DATA CIPHERING PROCESSORS (DCP)
• Encrypts/Decrypts data using National Bureau
of Standards Data Encryption Standard (DES)
• High speed, pin and function compatible
version of industry standard AMD AM9568,
AM9518 and VLSI VM009
• Supports four standard ciphering modes:
Electronic Code Book (ECB), Cipher Block
Chaining (CBC), as well as 1 and 8 bit Cipher
Feedback (CFB)
• Data rates greater than 11 Mbytes per second
(25 MHz) in ECB or CBC modes
• Three separate registers for encryption,
decryption and master keys improve system
security and throughput by eliminating the need
to reload keys frequently
• Fully static CMOS, TTL I/O compatible device,
operates at up to 33MHz
• Low power consumption allows battery back-up
of internal key registers
• Three separate programmable ports (master,
slave and key data)
• Available in 44 pin PLCC and 40 pin PDIP and 44
pin TQFP packages
3
3.2
CA95C68/18/09
The
Tundra Semiconductor Corporation
CA95C68/18/09
DES Data Ciphering Processors (DCPs) implement the
National Bureau of Standards Data Encryption Standard
(DES), FIPS PUB 46 (1-15-1977). The DCPs were designed
to be used in a variety of environments where computer and
communications security is essential.
The DCPs provide a high throughput rate (up to 14 Mbytes
per second) using ECB or CBC modes of operation. The
DCPs provide a unique 1 bit CFB mode as well as the
standard 8 bit mode. Separate ports for key input, clear data
and enciphered data enhance security for your application.
The system communicates with the DCP using commands
entered in the Master Port or through auxiliary control lines.
Once the DCP is set up, data can flow through at high speeds
since input, output and ciphering activities are performed
concurrently. External DMA control can easily be used to
enhance throughput in many system configurations.
The CA95C68 is designed to interface directly to the
iAPX86, 88 CPU bus, and with a minimum of external logic,
to the 2900 and 8051 families of processors. The CA95C18
is designed to interface directly with Z8000, 68000 type bus
interfaces.
The CA95C09 may be configured to behave as either the
CA95C68 or the CA95C18 (see OPTION pin in Table 3-2),
the only difference being the order of the signal names on
the device package.
Table 3-1 : CA95C68/18/09 Data Transfer Rates
Data Transfer Rates
Product
Code
CA95Cxx – 5
CA95Cxx – 10
CA95Cxx – 16
CA95Cxx – 20
CA95Cxx – 25
CA95Cxx-33
ECB or CBC Mode
(Mbytes/s)
CFB-8 Mode
(Mbytes/s)
CFB-1 Mode
(Mbits/s)
System Clock
(MHz)
2.22
4.44
7.10
8.88
11.11
14.81
0.27
0.55
0.88
1.11
1.38
1.85
0.27
0.55
0.88
1.11
1.38
1.85
5
10
16
20
25
33
Tundra Semiconductor Corporation
3-25

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2376  177  1396  2301  2384  48  4  29  47  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved