电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V58C2512804SDI75

产品描述DRAM
产品类别存储    存储   
文件大小1MB,共61页
制造商ProMOS Technologies Inc
下载文档 详细参数 全文预览

V58C2512804SDI75概述

DRAM

V58C2512804SDI75规格参数

参数名称属性值
Objectid112943387
包装说明,
Reach Compliance Codecompliant
ECCN代码EAR99

文档预览

下载PDF文档
V58C2512(804/404/164)SD
HIGH PERFORMANCE 512 Mbit DDR SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 8Mbit X 16 (164)
4
DDR500
Clock Cycle Time (t
CK2
)
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
-
-
4ns
250 MHz
5
DDR400
7.5ns
6ns
5ns
200 MHz
6
DDR333
7.5ns
6ns
-
166 MHz
75
DDR266
-
7.5ns
-
133 MHz
Features
-
-
-
-
-
-
Description
The V58C2512(804/404/164)SD is a four bank DDR
DRAM organized as 4 banks x 16Mbit x 8 (804), 4 banks x
32Mbit x 4 (404), 4 banks x 8Mbit x 16 (164). The
V58C2512(804/404/164)SD achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
-
-
-
-
-
-
-
-
-
-
-
-
-
High speed data transfer rates with system frequency
up to 250MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 60 Ball FBGA and 66 Pin TSOP II
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V
tRAS lockout supported
Concurrent auto precharge option is supported
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
-75
-5
-6
Std.
L
Temperature
Mark
Blank
I
V58C2512(804/404/164)SD Rev.1.8 September 2010
1
【原创】在编译通过后,出现连接问题,请帮忙,谢谢
undefined 用的是C语言,CPU使用的是MSP430F135,使用了库函数,能编译通过,但是无法连接成功,出现如下提示: Making target Debug... Linking... Error: Undefined external "log10 ......
sxxajian 微控制器 MCU
关于WIN CE嵌入式系统的流接口驱动的问题~~
没做过嵌入式系统,现在要做这个的开发,闹心~~~买了个开发板,想好好研究发现了好多疑问。目的是想通过ARM芯片最终控制自定义的外设~~。看了些资料原来是要定义IO的流接口驱动。买的开发板提供 ......
cj0030949 嵌入式系统
关于 伪随机序列发生器,有几个问题请教下
各位好,最近在看伪随机序列发生器,看了些资料,但是有个地方还是没有看明白。主要是从生成多项式与生成框图和verilog代码怎么对应的。比如下面的资料:80045他的生成多项式是P=X15+X14+1,但 ......
418478935 FPGA/CPLD
micropython通用按键教程
from pyb import Pin #引入引脚 from pyb import ExtInt #引入中断 callbackup = lambda e: print("up") #定义按键回调 callbackdown = lambda e: print("down") #定义按键回调 ......
陈韶华 MicroPython开源版块
电源电路
请问图中的二极管的作用是什么? ...
zhonghuadianzie PCB设计
关于RGB的控制
最近在做一个关于RGB的控制,因为要控制的RGB个数大约有20多个,因此先做个试验,先控制一个RGB三种颜色的变换,如图所示,看看我的图画对了没有,但是我焊出来的板子,编写程序时就出错了,有 ......
寒霜 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2717  85  1663  1764  1933  55  2  34  36  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved