电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V58C2512164SALE5

产品描述Cache DRAM Module, 32MX16, 0.65ns, CMOS, PDSO66
产品类别存储    存储   
文件大小906KB,共60页
制造商ProMOS Technologies Inc
标准  
下载文档 详细参数 全文预览

V58C2512164SALE5概述

Cache DRAM Module, 32MX16, 0.65ns, CMOS, PDSO66

V58C2512164SALE5规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
Objectid1126060200
包装说明TSSOP, TSSOP66,.46
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间0.65 ns
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PDSO-G66
JESD-609代码e3
内存密度536870912 bit
内存集成电路类型CACHE DRAM MODULE
内存宽度16
端子数量66
字数33554432 words
字数代码32000000
最高工作温度70 °C
最低工作温度
组织32MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP66,.46
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.6 V
认证状态Not Qualified
刷新周期8192
连续突发长度2,4,8
最大待机电流0.005 A
标称供电电压 (Vsup)2.6 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
V58C2512(804/404/164)SA
HIGH PERFORMANCE 512 Mbit DDR SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 8Mbit X 16 (164)
4
DDR500
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
5ns
4ns
250 MHz
5
DDR400
5ns
5ns
200 MHz
6
DDR333
6ns
-
166 MHz
Features
High speed data transfer rates with system frequency
up to 250MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8096 cycles/64 ms
Available in 60 Ball FBGA AND 66 Pin TSOP II
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V for all products
tRAS lockout supported
Concurrent auto precharge option is supported
*Note:
(-4) Supports PC4000 module with 3-3-3 timing
(-5) Supports PC3200 module with 3-3-3 timing
(-6) Supports PC2700 module with 2.5-3-3 timing
Description
The V58C2512(804/404/164)SA is a four bank DDR
DRAM organized as 4 banks x 16Mbit x 8 (804), 4 banks x
32Mbit x 4 (404), 4 banks x 8Mbit x 16 (164). The
V58C2512(804/404/164)SA achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
V58C2512(804/404/164)SA Rev.1.8 June 2008
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
Std.
-5
-6
L
Temperature
Mark
Blank
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 695  2200  1534  2760  2493  14  45  31  56  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved