电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LV7344DEV-212.5M

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小62KB,共4页
制造商Pletronics
下载文档 详细参数 全文预览

LV7344DEV-212.5M概述

Oscillator

LV7344DEV-212.5M规格参数

参数名称属性值
Objectid104566449
Reach Compliance Codecompliant

LV7344DEV-212.5M文档预览

19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA
Manufacturer of High Quality Frequency Control Products
LV7745D LVDS Series
Low Voltage Differential Signal Output with Enable / Disable
6 Pad 7 x 5mm Leadless Surface Mount Oscillator
Standard Specifications
Overall Frequency Stability
Operating Temperature Range
Operable Supply Voltage (Vcc)
High Level Output Voltage
Low Level Output Voltage
Differential Output Voltage
Differential Output Error
Offset Voltage
Offset Voltage Error
Output Leakage Current
Supply Current (Icc)
Symmetry (DC1)
Symmetry (DC2)
Rise and Fall Time (Tr & Tf)
RMS Jitter
Enable / Disable Pin:
80.00 MHz
212.50 MHz
Consult factory for
higher
frequencies
± 50 PPM, ± 25 PPM and ± 20 PPM over Operating Temp. Range
0 to +80°C is standard, can be extended to - 40 to +85°C
3.3 V ± 5% standard, 2.5 V ± 5% also available
1.43 V typical and 1.60 V maximum with output enabled (100 ohm load, R1 = 50 ohms) See Test circuit #6
0.90 V minimum and 1.10 V typical with output enabled (same conditions as above)
247 V minimum, 330 V typical and 454 V maximum with output enabled (same conditions as above)
50 mV maximum with output enabled (same conditions as above)
1.125 V minimum, 1.25 V typical and 1.375 V maximum with output enabled (same as above)
50 mV maximum with output enabled (same as above)
10 uA maximum with output disabled
35 mA typical and 47 mA maximum with output enabled, 30 uA maximum with output disabled
45/55% measured at crossing point 0°C <= Ta <= 70°C, 40/60% measured at Ta < 0°C and Ta > 70°C
45/55% measured at 50% of output swing 0°C <= Ta <= 70°C, 40/60% measured at 50% of output swing
1.5 nS max at 20% to 80% output swing (100 ohm load) See Test circuit #6 and Waveform #2
1.5 pS max at12 kHz to 20 MHz from the output
The Enable / Disable pin has an internal pull up and if the pin is not connected the oscilaltor is enabled. Pletronics strongly recommends
connecting the Enable / Disable pin to Vcc, if the oscillator is to be enabled at all times. In the disable condition, the output becomes a
high impedance and the internal oscillator circuit is inhibited (the internal circuit is stopped).
High Level Input Voltage
Low Level Input Voltage
High Level Input Current
Low Level Input Current
Output Enable Time
Output Disable Time
0.7 Vcc minimum at Enable / Disable Pin
0.3 Vcc maximum at Enable / Disable Pin
-20 uA maximum at Enable / Disable Pin = 0.7 Vcc
-200 uA maximum at Enable / Disable Pin = 0 V
200 nS maximum at output enable or 1 mS maximum at output enabled and stable
200 nS maximum at output disable
Part Numbering Guide
Portions of the part number that appear after the frequency may not be marked on part (C of C provided)
Packaging
Tube or
16mm tape
8mm pitch
LV77 45 D V - 100.0M - XXX
(Internal Code or blank)
Model
LV77 = E/D Pin 1
LV73 = E/D Pin 2
Frequency Stability
45 = ± 50 PPM
44 = ± 25 PPM
20 = ± 20 PPM
Frequency in MHz
Special Specifications (choose all that apply)
E: Extended Operating Temp Range (-40 to +85
°
C)
V: Supply Voltage of 3.3 volts
±5%
W: Supply Voltage of 2.5 volts
±5%
Consult factory for available frequencies and specs. Not all options available for all frequencies. A special part number may be assigned.
Frequency Stability is inclusive of frequency shifts due to calibration, temperature, supply voltage, shock, vibration and load
Jun 2004
Pl tronics, Inc.
(425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com
4
PECL, LVDS, OCXO
Page 1 - 7
Pl tronics, Inc.
.
Pl tronics, Inc.
.
19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA
Manufacturer of High Quality Frequency Control Products
LV7745D LVDS Series
Mechanical: inches (mm)
not to scale
Solder Pads
Due to part size and factory abilities, part marking may vary from lot to lot and may contain our part number or an internal code.
0.276 (7.0 ± .15)
0.197
(5.0 ± .15)
0.200 (5.08)
4
3
0.200 (5.08)
0.075 (1.9)
MAX
0.055
(1.4)
5
2
6
1
0.024
(0.60)
0.004 (0.10)
6
0.050 (1.27)
5
4
0 .087 (2.2)
1
2
3
0 .079 (2.0)
0 .055
(1.4)
LV7745D
PIN
1
2
3
4
5
6
SIGNAL
E/D
N.C.
GND
VoD+
VoD-
Vcc
LV7345D
PIN
1
2
3
4
5
6
SIGNAL
N.C.
E/D
GND
VoD+
VoD-
Vcc
Preferred
See page 6 for Layout Guidelines
Mar 2004
4A
Pl tronics, Inc.
(425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com
Pl tronics, Inc.
.
19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA
Manufacturer of High Quality Frequency Control Products
PECL and LVDS Layout Guidelines
SUGGESTED PCB LAYOUTS
Solder Pad Layout which
accommodates all PECL surface mount
devices
0.200 (5.08)
0 .185
(4.7)
0 .087
(2.2)
'B Pkg'
5 x7
TOP SIDE
BYPASS
BOTTOM
SIDE
BYPASS
0.055 0.100
(1.4) (2.54)
The output line should be designed with proper characteristic
impedance. Pletronics recommends laying out for the larger
'B package' with pads long enough to accept the smaller
5 x 7mm device. This permits the best option for alternate
sources of device. Pletronics also recommends connecting
Pin 1 and Pin 2 together on the models with
Q & QN OUT on pins 4 & 5. This allows
having E/D on either pin 1 or pin 2.
MULTI
LAYER
BYPASS
For Optimum Jitter Performance, Pletronics recommends:
A ground plane under the device with any other signals below the ground plane
Minimize other RF signals near device
No large transient signals (both current and voltage) should be routed under the device
Do not layout near a large magnetic field such as a high frequency switching power supply
Do not place near piezoelectric buzzers or mechancial fans
Reflow Cycle for lead free processing
250
Temperature
°
C
200
150
100
215°C
±
10°C
50 Seconds
175°C
±
10°C
120 to 160 Seconds
260°C max
10 Seconds max
T Rise= 4 Degree/second max
Mar 2004
Pl tronics, Inc.
(425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com
6
PECL, LVDS, OCXO
Page 1 - 7
Pl tronics, Inc.
.
19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA
Manufacturer of High Quality Frequency Control Products
PECL and LVDS Layout Guidelines Continued
PECL Terminations:
Suggested Terminations for 50 ohm impedance matched termination
Vcc
Vcc
R1
Vcc
Out
Oscillator
GND
Vcc
Out
Oscillator
GND
Thevenin Equivalent Termination
Vcc
5.0 V
3.3 V
2.5 V
R1
82 ohm
130 ohm
249 ohm
R2
130 ohm
82 ohm
61.9 ohm
50 ohm
Vcc - 2.00 V
R2
Simple termination for NON impedance matched termination
Vcc
Vcc
Out
Oscillator
GND
R load
Vcc
5.0 V
3.3 V
2.5 V
R load
274 ohm
147 ohm
86.6 ohm
LVDS Terminations:
Vcc
Vcc
Q Out
Oscillator
GND QN Out
100 ohm
Design PCB traces for 50 ohm characteristic impedance
Mixed System Power Supply:
PECL
ECL
LVDS
To use multiple supply voltages requires level translation. Direct circuit connection is not valid.
Mixed supply voltages are allowed. No translation is necessary. (ECL is returned to the most positive
supply and this is common to all circuits)
Mixed supply voltages are allowed. LVDS signal levels are power supply independent.
3.3 V LVDS oscillators properly interface 2.5 V Logic Arrays for example.
Mar 2004
6A
Pl tronics, Inc.
(425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2497  2350  1735  1504  1699  51  48  35  31  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved