电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V59C1512164QELF25H

产品描述DDR DRAM, 32MX16, 0.4ns, CMOS, PBGA84,
产品类别存储    存储   
文件大小2MB,共73页
制造商ProMOS Technologies Inc
标准
下载文档 详细参数 全文预览

V59C1512164QELF25H概述

DDR DRAM, 32MX16, 0.4ns, CMOS, PBGA84,

V59C1512164QELF25H规格参数

参数名称属性值
是否Rohs认证符合
Objectid114798149
包装说明FBGA, BGA84,9X15,32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间0.4 ns
最大时钟频率 (fCLK)400 MHz
I/O 类型COMMON
交错的突发长度4,8
JESD-30 代码R-PBGA-B84
内存密度536870912 bit
内存集成电路类型DDR DRAM
内存宽度16
端子数量84
字数33554432 words
字数代码32000000
最高工作温度105 °C
最低工作温度-40 °C
组织32MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码FBGA
封装等效代码BGA84,9X15,32
封装形状RECTANGULAR
封装形式GRID ARRAY, FINE PITCH
电源1.8 V
认证状态Not Qualified
刷新周期8192
连续突发长度4,8
最大待机电流0.018 A
最大压摆率0.19 mA
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM

文档预览

下载PDF文档
V59C1512(804/164)QE
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
37
DDR2-533
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
3.75ns
-
-
-
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
-
-
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
-
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
-
400 MHz
PRELIMINARY
19A
DDR2-1066
5ns
3.75ns
2.5ns
2.5ns
1.87ns
533 MHz
Features
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Description
The V59C1512(804/164)QE is a four bank DDR DRAM
organized as 4 banks x 16Mbit x 8 (804) or 4 banks x 8Mbit
x 16 (164). The V59C1512(804/164)QE achieves high
speed data transfer rates by employing a chip architec-
ture that prefetches multiple bits and then synchronizes
the output data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2) write latency = read latency -1, (3) On Die Ter-
mination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed Grade:
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
-19A(DDR2-1066)@CL 7-7-7
High speed data transfer rates with system frequency
up to 533MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5, 6 and 7
Programmable Additive Latency:0, 1, 2, 3, 4, 5 and 6
Write Latency = Read Latency -1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us at lower than Tcase 85
o
C,
3.9 us at 85
o
C < Tcase
95
o
C
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
Available in 60-ball FBGA for x8 component or 84 ball
FBGA for x16 component
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Device Usage Chart
Operating
Temperature
Range
0°C
Tc
95°C
-40°C
Tc
95°C
-40°C
Tc
105°C
V59C1512(804/164)QE Rev. 1.2 January 2015
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-37
Power
-19A
-3
-25A
-25
Std.
L
Temperature
Mark
Blank
I
H
1
【C2000 LaunchPad】单相交流电压+电流表__实物图
春暖花开,我为TI C2000 LaunchPad“画”外围! 先上图:) 116012116015116014116013...
ltbytyn 微控制器 MCU
加速未来汽车系统的发展进程,TI车载信息娱乐系统的音视频解决方案。不容错过!
加速未来汽车系统的发展进程,TI车载信息娱乐系统的音视频解决方案。不容错过! 307934 【解决方案】 信息娱乐系统解决方案 优质音频解决方案 信息娱乐系统和仪表盘参考设计 ......
EEWORLD社区 汽车电子
DIY STM32F429----都是被逼的
前几天在论坛发了一篇帖子想淘一块F429的板子。详情接连接咯:https://bbs.eeworld.com.cn/thread-489370-1-1.html 过了好几天都没人想出:Cry:。活生生的逼着我自己画板来玩啊。还好 ......
908508455a stm32/stm8
4线屏资料分享
32968...
逍遥 工业自动化与控制
TMS320C6713片内SRAM的容量
今天调试的时候发现,当把程序下载到片内RAM的30000h--40000h内时CCS3.3提示内存不可写。请问这是为什么? 上电复位后,默认的状态不就是256K(字节)的片内SRAM么?怎么后面(可配置成cache) ......
一丝执念 DSP 与 ARM 处理器
MSP430FR2111无法发送出数据的问题
串口的初始化: void USART_Init(void) { P1SEL0 |= BIT2 + BIT3; P1SEL1 &= ~(BIT2 + BIT3); UCA0CTLW0 = UCSWRST; UCA0CTLW0 |= UCSSEL__ACLK + UCPEN +UCPAR ; ......
yg776 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1526  2543  1733  1190  1348  31  52  35  24  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved