电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT3373AI-2B9-25NE280.550000X

产品描述LVDS Output Clock Oscillator, 280.55MHz Nom,
产品类别无源元件    振荡器   
文件大小851KB,共17页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT3373AI-2B9-25NE280.550000X概述

LVDS Output Clock Oscillator, 280.55MHz Nom,

SIT3373AI-2B9-25NE280.550000X规格参数

参数名称属性值
是否Rohs认证符合
Objectid7309857102
Reach Compliance Codecompliant
Country Of OriginMalaysia, Taiwan, Thailand
Factory Lead Time32 weeks
YTEOL7.99
其他特性COMPLEMENTARY OUTPUT; TR
最大控制电压2.25 V
最小控制电压0.25 V
频率调整-机械NO
频率偏移/牵引率60 ppm
频率稳定性35%
JESD-609代码e4
线性度1%
安装特点SURFACE MOUNT
标称工作频率280.55 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
输出负载15 pF
物理尺寸3.2mm x 2.5mm x 0.75mm
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层NICKEL PALLADIUM GOLD

文档预览

下载PDF文档
SiT3373
220 MHz to 725 MHz Ultra-low Jitter Differential VCXO
Description
The
SiT3373
is a 220.000001 MHz to 725 MHz
differential MEMS VCXO engineered for low-jitter
applications. Utilizing SiTime’s unique DualMEMS
®
temperature
sensing
and
TurboCompensation
®
technology, the SiT3373 delivers exceptional dynamic
performance by providing resistance to airflow, thermal
gradients, shock and vibration. This device also
integrates multiple on-chip regulators to filter power
supply noise, eliminating the need for a dedicated
external LDO.
The SiT3373 can be factory programmed for any
combination of frequency, stability, voltage, output
signaling, and pull range. Programmability enables
designers to optimize clock configurations while
eliminating long lead times and customization costs
associated with quartz devices where each frequency is
custom built.
The wide frequency range and programmability makes
this device ideal for telecom, networking, and industrial
applications that require a variety of pullable frequencies
and operate in noisy environments.
Refer to
Manufacturing Notes
for proper reflow profile,
tape and reel dimension, and other manufacturing
related information.
Features
Any frequency between 220.000001 MHz and 725 MHz
accurate to 6 decimal places
(For frequencies 1 MHz to 220 MHz, refer
to
SiT3372)
Widest pull range options: ±25, ±50, ±80, ±100, ±150,
±200, ±400, ±800, ±1600, ±3200 ppm
0.225 ps RMS phase jitter (typ) over 12 kHz to 20 MHz
bandwidth
Frequency stability as low as
±15
ppm
Wide temperature range support from -40°C to 105°C
Industry-standard packages: 7.0 x 5.0 mm,
5.0 x 3.2 mm, 3.2 x 2.5 mm packages
Applications
Cable Modem Termination System (CMTS), Video,
Broadcasting System, Audio, Industrial Sensors,
Remote Radio Head (RRH)
SATA, SAS, 10/40/100/400 Gbps Ethernet, Fibre Channel,
PCI-Express
Optical Transport Network (OTN)
Block Diagram
3.2 x 2.5 mm Package Pinout
VIN
NC
GND
1
6
VDD
OUT-
OUT+
2
5
3
4
Figure 1. SiT3373 Block Diagram
Figure 2. Pin Assignments (Top view)
(Refer to
Table 6
for Pin Descriptions)
Rev 1.07
20 July 2021
www.sitime.com
【设计工具】MicroBlaze™ 支持实例之Xilkernel 实例
  本例详细描述了使用嵌入式开发套件实现的 Xilinx 嵌入式系统,展示了Microblaze 软处理器上的 Xilkernel 的特点。用于展示内核的硬件设计包含连到2个 XPS 定时器上的 MicroBlaze 处理器、UA ......
GONGHCU FPGA/CPLD
几本verilog的书大家看看啊(续)
1777817779还有一本夏宇闻的书因太大传不上想要和我联系书名是《Verilog数字系统设计教程【夏宇闻】.rar》...
zhangkai0215 FPGA/CPLD
电路求问
不知道电路图中 marking 3MS是什么器件? ...
Benedict 综合技术交流
18B20程序
sbit DQ =P2^1; //根据实际情况定义端口 typedef unsigned char byte;typedef unsigned int word; //延时void delay(word useconds){ for(;useconds>0;useconds--);} //复位byte ow_reset(voi ......
破茧佼龙 单片机
FPGA开发板原理图+例程
昨天给了VHDL写的2个程序,今天分享一下Verilog例程。 其实,目前很多大公司都是用VHDL开发的,语法严谨,格式规范,利于工作交接和维护,大家还是学习一下比较好,毕竟技多不压人吧 我使用 ......
super红红55 FPGA/CPLD
EEWORLD大学堂----Hands on Sensorless 1 (A)
Hands on Sensorless 1 (A):https://training.eeworld.com.cn/course/184...
dongcuipin 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2545  1026  286  862  127  43  58  34  35  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved