电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9759802QYA

产品描述Flash PLD, 19ns, 128-Cell, CMOS, CQCC84, CERAMIC, LCC-84
产品类别可编程逻辑器件    可编程逻辑   
文件大小641KB,共17页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

5962-9759802QYA概述

Flash PLD, 19ns, 128-Cell, CMOS, CQCC84, CERAMIC, LCC-84

5962-9759802QYA规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码LCC
包装说明CERAMIC, LCC-84
针数84
Reach Compliance Code_compli
ECCN代码3A001.A.2.C
其他特性YES
最大时钟频率67.5 MHz
系统内可编程YES
JESD-30 代码S-CQCC-J84
JESD-609代码e0
JTAG BSTNO
专用输入次数1
I/O 线路数量64
宏单元数128
端子数量84
最高工作温度125 °C
最低工作温度-55 °C
组织1 DEDICATED INPUTS, 64 I/O
输出函数MACROCELL
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCJ
封装等效代码LDCC84,1.2SQ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)225
电源5 V
可编程逻辑类型FLASH PLD
传播延迟19 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb) - hot dipped
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
Base Number Matches1

文档预览

下载PDF文档
75i
CY7C375i
UltraLogic™ 128-Macrocell Flash CPLD
Features
128 macrocells in eight logic blocks
128 I/O pins
5 dedicated inputs including 4 clock pins
In-System Reprogrammable (ISR™) Flash technology
— JTAG Interface
• Bus Hold capabilities on all I/Os and dedicated inputs
• No hidden delays
• High speed
— f
MAX
= 125 MHz
— t
PD
= 10 ns
— t
S
= 5.5 ns
— t
CO
= 6.5 ns
• Fully PCI compliant
• 3.3V or 5.0V I/O operation
• Available in 160-pin TQFP, CQFP, and PGA packages
Functional Description
The CY7C375i is an In-System Reprogrammable Complex
Programmable Logic Device (CPLD) and is part of the
F
LASH
370i™ family of high-density, high-speed CPLDs. Like
all members of the F
LASH
370i family, the CY7C375i is de-
signed to bring the ease of use and high performance of the
22V10 to high-density PLDs.
Like all of the UltraLogic™ F
LASH
370i devices, the CY7C375i
is electrically erasable and In-System Reprogrammable (ISR),
which simplifies both design and manufacturing flows thereby
reducing costs. The Cypress ISR function is implemented
through a JTAG serial interface. Data is shifted in and out
through the SDI and SDO pins. The ISR interface is enabled
using the programming voltage pin (ISR
EN
). Additionally, be-
cause of the superior routability of the F
LASH
370i devices, ISR
often allows users to change existing logic designs while si-
multaneously fixing pinout assignments.
Logic Block Diagram
CLOCK
INPUTS INPUTS
1
INPUT
MACROCELL
4
4
INPUT/CLOCK
MACROCELLS
4
36
PIM
16
36
16
36
16
36
16
LOGIC
BLOCK
16 I/Os
I/O
112
–I/O
127
I/O
0
–I/O
15
16 I/Os
LOGIC
BLOCK
A
16 I/Os
LOGIC
BLOCK
36
16
36
16
36
16
36
16
H
LOGIC
BLOCK
16 I/Os
I/O
16
–I/O
31
B
16 I/Os
LOGIC
BLOCK
G
LOGIC
BLOCK
16 I/Os
I/O
96
–I/O
111
I/O
32
–I/O
47
C
16 I/Os
LOGIC
BLOCK
F
LOGIC
BLOCK
16 I/Os
I/O
80
–I/O
95
I/O
48
–I/O
63
D
64
E
64
I/O
64
–I/O
79
7C375i–1
Selection Guide
7C375i–125 7C375i–100 7C375i–83
Maximum Propagation Delay
[1]
, t
PD
(ns)
Minimum Set-Up, t
S
(ns)
Maximum Clock to Output
[1]
, t
CO
(ns)
Typical Supply Current, I
CC
(mA)
10
5.5
6.5
125
12
6
7
125
15
8
8
125
7C375iL–83
15
8
8
75
7C375i–66 7C375iL–66
20
10
10
125
20
10
10
75
Note:
1. The 3.3V I/O mode timing adder, t
3.3IO
, must be added to this specification when V
CCIO
= 3.3V
Cypress Semiconductor Corporation
Document #: 38-03029 Rev. **
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised September 4, 2001

5962-9759802QYA相似产品对比

5962-9759802QYA 5962-9759801QYA 5962-9759901QZC 5962-9759902QXC 5962-9759902QZC 5962-9759701QXA
描述 Flash PLD, 19ns, 128-Cell, CMOS, CQCC84, CERAMIC, LCC-84 Flash PLD, 24ns, 128-Cell, CMOS, CQCC84, CERAMIC, LCC-84 Flash PLD, 24ns, 128-Cell, CMOS, CQFP160, QFP-160 Flash PLD, 19ns, 128-Cell, CMOS, CPGA160, PGA-160 Flash PLD, 19ns, 128-Cell, CMOS, CQFP160, QFP-160 Flash PLD, 20ns, 64-Cell, CMOS, CQCC44, CERAMIC, LCC-44
零件包装代码 LCC LCC QFP PGA QFP LCC
包装说明 CERAMIC, LCC-84 CERAMIC, LCC-84 QFP, QFP160,1.2SQ PGA, PGA160M,15X15 QFP, QFP160,1.2SQ CERAMIC, LCC-44
针数 84 84 160 160 160 44
Reach Compliance Code _compli not_compliant unknown unknown unknown not_compliant
ECCN代码 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
其他特性 YES YES FOR SHIPPING METHOD CONTACT SALES YES FOR SHIPPING METHOD CONTACT SALES YES
系统内可编程 YES YES YES YES YES YES
JESD-30 代码 S-CQCC-J84 S-CQCC-J84 S-CQFP-G160 S-CPGA-P160 S-CQFP-G160 S-CQCC-J44
JESD-609代码 e0 e0 e4 e4 e4 e0
JTAG BST NO NO NO NO NO NO
专用输入次数 1 1 1 1 1 3
I/O 线路数量 64 64 128 128 128 32
宏单元数 128 128 128 128 128 64
端子数量 84 84 160 160 160 44
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C
组织 1 DEDICATED INPUTS, 64 I/O 1 DEDICATED INPUTS, 64 I/O 1 DEDICATED INPUTS, 128 I/O 1 DEDICATED INPUTS, 128 I/O 1 DEDICATED INPUTS, 128 I/O 3 DEDICATED INPUTS, 32 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
封装代码 QCCJ QCCJ QFP PGA QFP QCCJ
封装等效代码 LDCC84,1.2SQ LDCC84,1.2SQ QFP160,1.2SQ PGA160M,15X15 QFP160,1.2SQ LDCC44,.7SQ
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER CHIP CARRIER FLATPACK GRID ARRAY FLATPACK CHIP CARRIER
电源 5 V 5 V 5 V 5 V 5 V 5 V
可编程逻辑类型 FLASH PLD FLASH PLD FLASH PLD FLASH PLD FLASH PLD FLASH PLD
传播延迟 19 ns 24 ns 24 ns 19 ns 19 ns 20 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
筛选级别 MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q
最大供电电压 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES NO YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY
端子面层 Tin/Lead (Sn/Pb) - hot dipped Tin/Lead (Sn/Pb) - hot dipped GOLD GOLD GOLD Tin/Lead (Sn/Pb) - hot dipped
端子形式 J BEND J BEND GULL WING PIN/PEG GULL WING J BEND
端子节距 1.27 mm 1.27 mm 0.65 mm 2.54 mm 0.65 mm 1.27 mm
端子位置 QUAD QUAD QUAD PERPENDICULAR QUAD QUAD
Base Number Matches 1 1 1 1 1 1
最大时钟频率 67.5 MHz 50 MHz 50 MHz 62.5 MHz 62.5 MHz -
C语言生成随机数
在C语言中,使用rand()函数生成随机数,srand()函数初始化随机数种子。 rand()函数原型为int rand(void),在头文件stdlib.h中声明。此函数返回一个0~RAND_MAX 间的伪随机整数。 RAND_MAX ......
fish001 微控制器 MCU
编译不能通过。
systemInit.h(6): error: #5: cannot open source input file "hw_types.h": No such file or directory 小弟刚接触外设驱动库。可能是哪设置的不对。哪位大哥能说下keil mdk里怎么设置吗?...
zzgezi 微控制器 MCU
MSP430F449的时钟问题
请问MSP430F449的8M高速晶振怎么打开?好像和MSP430F149的不太一样,请高手指点。 比如现在要让MCLK工作在38KHz的速度上,怎么写程序? 初学,希望各位不吝赐教,十分感谢...
poiuyt 微控制器 MCU
DIY手机+蓝雨夜 开机画面
DIY手机+蓝雨夜 开机画面 把DEMO中的开机画面弄过来! 等会用工具了可以自己换着。 http://v.youku.com/v_show/id_XNzQxODMwMjQ4.html ...
蓝雨夜 DIY/开源硬件专区
比较SCPI与ICL指令和脚本
SCPI仪器模型 某些测量需要直接控制仪器的硬件。为实现这种控制,基于SCPI的仪器包含指令子系统来控制特定的仪器功能和设置。 SCPI仪器模型在SCPI指令子系统之间分配。对于2700系列而言,指 ......
Jack_ma 测试/测量
【信号处理】《高速信号处理FPGADSP设计》
上好东西啦 77762 ...
常见泽1 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1165  1525  1624  2210  2152  59  53  24  37  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved