电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V59C1512804QCJ37

产品描述DRAM
产品类别存储    存储   
文件大小1MB,共78页
制造商ProMOS Technologies Inc
下载文档 详细参数 全文预览

V59C1512804QCJ37概述

DRAM

V59C1512804QCJ37规格参数

参数名称属性值
Objectid109206547
包装说明,
Reach Compliance Codecompliant
ECCN代码EAR99

文档预览

下载PDF文档
V59C1512(404/804/164)QC
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
5
DDR2-400
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
System Frequency (f
CK max
)
5ns
5ns
5ns
5ns
200 MHz
37
DDR2-533
5ns
3.75ns
3.75ns
3.75ns
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
3ns
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
400 MHz
19
DDR2-1066
5ns
3.75ns
2.5ns
1.87ns
533 MHz
Features
High speed data transfer rates with system frequency
up to 533MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5 and 6
Programmable Additive Latency:0, 1, 2, 3, 4 and 5
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms)
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 60-ball FBGA for x4 and x8 component or
84 ball FBGA for x16 component
PASR Partial Array Self Refresh
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Description
The V59C1512(404/804/164)QC is a four bank DDR
DRAM organized as 4 banks x 32Mbit x 4 (404), 4 banks x
16Mbit x 8 (804), or 4 banks x 8Mbit x 16 (164). The
V59C1512(404/804/164)QC achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed Grade:
-5 (DDR2-400) @ CL 3-3-3
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
-19(DDR2-1066)@CL 6-6-6
Device Usage Chart
Operating
Temperature
Range
0°C to 85°C
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-5
Power
-25
-37
-3
-25A
-19
Std.
L
Temperature
Mark
Blank
V59C1512(404/804/164)QC Rev.1.2 June 2008
1

推荐资源

《任性DIY》浅谈射频功放到设计制作
我好久好久没来分享技术文章了,最近总是出差,刚刚在北戴河逛了几天,回到南京,感觉被放到蒸笼里面一样。先晒几张出差玩的照片244391北方特别的凉爽。。。面朝大海。。。。。。。。。。。:lol ......
RF-刘海石 DIY/开源硬件专区
我的人脸识别项目的视频
这是我试用spartan-6.。fpga开发板的视频!!! 人脸识别。。。。。 只要有运动的物体走过。。。。在软件上就会报警!!!! 同时拍照!!!!! 大家有兴趣的看看 58881...
qixiangyujj FPGA/CPLD
28035的BIOS是怎么一回事?
28035的BIOS是怎么一回事?...
l0700830216 微控制器 MCU
TI DSP C6000的结构知识
本帖最后由 灞波儿奔 于 2020-1-4 16:09 编辑 (1)、哈佛结构:将程序和数据存储在不同的存储器中,每个独立存储器独立编址,独立访问。 454915 (2)、多级流水线:一种DSP指令(取指 ......
灞波儿奔 微控制器 MCU
敏迅推出业界首款 CMOS 工艺4路串/并(SerDes)收发器
科胜讯系统公司旗下的因特网基础设施部门--敏迅科技推出业界速度最快应用非常灵活的CMOS工艺4路SerDes 收发器。该器件串行接口每路工作速率范围可从1 Gbps到3.1875 Gbps。串行收发器的主要应用 ......
rain 嵌入式系统
电子设计竞赛历届优秀作品
本帖最后由 paulhyde 于 2014-9-15 09:09 编辑 :):D :loveliness: 历届电子设计竞赛优秀作品,很辛苦才整理出来的,希望对大伙儿有用! ...
fanchen 电子竞赛

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2358  2182  1918  2326  2732  48  44  39  47  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved