电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS64NVF25618EC-6.5B2A3

产品描述ZBT SRAM, 256KX18, 6.5ns, CMOS, PBGA119, 14 X 22 MM, 2.15 MM HEIGHT, PLASTIC, MS-028, BGA-119
产品类别存储    存储   
文件大小2MB,共40页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS64NVF25618EC-6.5B2A3概述

ZBT SRAM, 256KX18, 6.5ns, CMOS, PBGA119, 14 X 22 MM, 2.15 MM HEIGHT, PLASTIC, MS-028, BGA-119

IS64NVF25618EC-6.5B2A3规格参数

参数名称属性值
是否Rohs认证不符合
Objectid1247972421
包装说明HBGA, BGA119,7X17,50
Reach Compliance Codecompliant
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL5.05
最长访问时间6.5 ns
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
长度22 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码HBGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY, HEAT SINK/SLUG
并行/串行PARALLEL
电源2.5 V
认证状态Not Qualified
筛选级别AEC-Q100
座面最大高度3.5 mm
最大待机电流0.06 A
最小待机电流2.38 V
最大压摆率0.285 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm

文档预览

下载PDF文档
IS61(4)NLF12836EC/IS61(4)NVF12836EC/IS61(4)NLF12832EC
IS61(4)NVF12832EC/IS61(4)NLF25618EC/IS61(4)NVF25618EC
128K x36/32 and 256K x18 4Mb, ECC, FLOW THROUGH 'NO WAIT'
STATE BUS SYNCHRONOUS SRAM
DECEMBER 2012
FEATURES
100 percent bus utilization
No wait cycles between Read and Write
Internal self-timed write cycle
Individual Byte Write Control
Single R/W (Read/Write) control pin
Clock controlled, registered address, data and
control
Interleaved or linear burst sequence control
using MODE input
Three chip enables for simple depth
expansion and address pipelining
Power Down mode
Common data inputs and data outputs
/CKE pin to enable clock and suspend
operation
JEDEC 100-pin TQFP, 165-ball PBGA and
119-ball PBGA packages
Power supply:
NLF: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
NVF: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
JTAG Boundary Scan for PBGA packages
Industrial and Automotive temperature support
Lead-free available
Error Detection and Error Correction
DESCRIPTION
The 4Mb product family features high-speed, low-
power synchronous static RAMs designed to
provide a burstable, high-performance, 'no wait'
state, device for networking and communications
applications. They are organized as 128K words
by 36 bits and 256K words by 18 bits, fabricated
with
ISSI's
advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles
are eliminated when the bus switches from read
to write, or write to read. This device integrates a
2-bit burst counter, high-speed SRAM core, and
high-drive capability outputs into a single
monolithic circuit.
All synchronous inputs pass through registers are
controlled by a positive-edge-triggered single
clock input. Operations may be suspended and all
synchronous inputs ignored when Clock Enable,
/CKE is HIGH. In this state the internal device will
hold their previous values.
All Read, Write and Deselect cycles are initiated
by the ADV input. When the ADV is HIGH the
internal burst counter is incremented. New
external addresses can be loaded when ADV is
LOW.
Write cycles are internally self-timed and are
initiated by the rising edge of the clock inputs and
when /WE is LOW. Separate byte enables allow
individual bytes to be written.
A burst mode pin (MODE) defines the order of the
burst sequence. When tied HIGH, the interleaved
burst sequence is selected. When tied LOW, the
linear burst sequence is selected.
-6.5
6.5
7.5
133
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access Time
Cycle time
Frequency
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
12/21/2012
1
下面程序为什么不能实现1M钟闪烁?12M振晶
#define uchar unsigned char #define uint unsigned int #include //#include static uint n; Delate1ms(uint count) { TMOD = 0x02; TR0 = 1; EA = 1; ET0 = 1; TH0 = ......
yzb19860411 嵌入式系统
WinCE下的GraphEdit下载地址 http://mcodec.cnblogs.com
在windows上用DShow做多媒体开发有非常强大的graphedit工具。 Wince版可以在http://mcodec.cnblogs.com下载到,做Wince的网友幸福了。 ...
xianghonghe 嵌入式系统
bga操作
bga封装,中间的焊盘线怎么走出,线太细,过孔太小,怎么办。怎么操作,是换芯片还是,...
明法王 PCB设计
关于主题(附件)收费的限制
级别 主题(附件)最高可收芯币 (枚) 宇宙尘埃 0 一粒金砂 5 纯净的硅 10 五彩晶圆 15 裸片初长成 20 ......
soso 为我们提建议&公告
【ESP32-Korvo测评】+ 03实现TTS
题目写的挺好,但是TTS暂时还没实现,憋了好几天了,比较尬,所以发出来和大家聊聊。也算是个求助帖,看看能不能得到一些指点,将我这层窗户纸戳破。 我的步骤是这样的,第一是下载源码,我 ......
yangjiaxu 国产芯片交流
RAW-OS在k60上的移植心得
先介绍本人: 刚毕业的程序员一枚移植背景 : 以前一直在使用别人移植好的RTOS系统,为了更好的使用决定移植一下 。 单片机 : K60 移植过程 相当费劲 问题多多 幸好得到了 RAWOS ......
llb8530 嵌入式系统

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2584  2686  1334  1471  183  53  55  27  30  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved