电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS64NLF25618EC-200TQLA3

产品描述ZBT SRAM, 256KX18, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100
产品类别存储    存储   
文件大小3MB,共40页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS64NLF25618EC-200TQLA3概述

ZBT SRAM, 256KX18, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100

IS64NLF25618EC-200TQLA3规格参数

参数名称属性值
是否Rohs认证符合
Objectid1249801523
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间7.5 ns
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间10
宽度14 mm

文档预览

下载PDF文档
IS61(4)NLF12836EC/IS61(4)NVF12836EC/IS61(4)NLF12832EC
IS61(4)NVF12832EC/IS61(4)NLF25618EC/IS61(4)NVF25618EC
128K x36/32 and 256K x18 4Mb, ECC, FLOW THROUGH 'NO WAIT'
STATE BUS SYNCHRONOUS SRAM
JUNE 2012
FEATURES
100 percent bus utilization
No wait cycles between Read and Write
Internal self-timed write cycle
Individual Byte Write Control
Single R/W (Read/Write) control pin
Clock controlled, registered address, data and
control
Interleaved or linear burst sequence control
using MODE input
Three chip enables for simple depth
expansion and address pipelining
Power Down mode
Common data inputs and data outputs
/CKE pin to enable clock and suspend
operation
JEDEC 100-pin TQFP, 165-ball PBGA and
119-ball PBGA packages
Power supply:
NLF: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
NVF: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
JTAG Boundary Scan for PBGA packages
Industrial and Automotive temperature support
Lead-free available
Error Detection and Error Correction
DESCRIPTION
The 4Mb product family features high-speed, low-
power synchronous static RAMs designed to
provide a burstable, high-performance, 'no wait'
state, device for networking and communications
applications. They are organized as 128K words
by 36 bits and 256K words by 18 bits, fabricated
with
ISSI's
advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles
are eliminated when the bus switches from read
to write, or write to read. This device integrates a
2-bit burst counter, high-speed SRAM core, and
high-drive capability outputs into a single
monolithic circuit.
All synchronous inputs pass through registers are
controlled by a positive-edge-triggered single
clock input. Operations may be suspended and all
synchronous inputs ignored when Clock Enable,
/CKE is HIGH. In this state the internal device will
hold their previous values.
All Read, Write and Deselect cycles are initiated
by the ADV input. When the ADV is HIGH the
internal burst counter is incremented. New
external addresses can be loaded when ADV is
LOW.
Write cycles are internally self-timed and are
initiated by the rising edge of the clock inputs and
when /WE is LOW. Separate byte enables allow
individual bytes to be written.
A burst mode pin (MODE) defines the order of the
burst sequence. When tied HIGH, the interleaved
burst sequence is selected. When tied LOW, the
linear burst sequence is selected.
-6.5
6.5
7.5
133
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access Time
Cycle time
Frequency
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 0A
6/13/2012
1
求 大神帮忙
ccs5.3安装过程中出现falled to install edipse. cannot recover from this error 应该如何解决...
菜鸟一只 DSP 与 ARM 处理器
超级菜鸟 编译出错 不知如何处理 请大神们帮一下
刚装的软件,在坛里参考了一个程序,目的是想弄明白和熟悉一下软件的流程,看看能否工作?:Cry: ,遇到这样的问题,不知道怎么弄了。请大神们帮忙看一下,是那里没有设置好?本人超级菜,请见谅 ......
auksom 微控制器 MCU
TI 博文:如何选择汽车摄像头模块的电源
本帖最后由 qwqwqw2088 于 2020-9-27 10:12 编辑 随着汽车摄像头技术的发展,其分辨率、动态范围和帧速率越来越高,电源架构需要根据具体的用例需求进行调整。在本文中,我将回顾三种可用于 ......
qwqwqw2088 模拟与混合信号
关于自制STM32F4系统的程序下载问题,No target connected
小弟项目中需要应用STM32F4自己设计一个数据采集系统,PCB已加工出来了,上电电源也没有任何问题,可是当下载程序测试时,使用的是ST-Link,显示No Target Linked,,,不知怎么回事?当连开发 ......
EdwardsThompson stm32/stm8
EEWORLD大学堂----直播回放: Keysight 信号完整性测试的演变和更新
直播回放: Keysight 信号完整性测试的演变和更新:https://training.eeworld.com.cn/course/6047...
hi5 综合技术交流
micropython更新:2020.8
8月更新突然变少了 py/persistentcode: Maintain root ptr list of imported native .mpy code. extmod/vfs_reader: Fix mp_reader_new_file to open file in "rb" mode. too ......
dcexpert MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1731  167  2661  2758  2113  35  4  54  56  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved