电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TTS92256G-100M-2

产品描述Standard SRAM, 32KX8, 100ns, CMOS, PQCC32
产品类别存储    存储   
文件大小129KB,共10页
制造商Twilight Technology Inc
下载文档 详细参数 全文预览

TTS92256G-100M-2概述

Standard SRAM, 32KX8, 100ns, CMOS, PQCC32

TTS92256G-100M-2规格参数

参数名称属性值
是否Rohs认证不符合
Objectid113180362
包装说明QCCN, LCC32,.45X.55
Reach Compliance Codeunknown
Country Of OriginUSA
ECCN代码3A001.A.2.C
YTEOL4
最长访问时间100 ns
I/O 类型COMMON
JESD-30 代码R-PQCC-N32
内存密度262144 bit
内存集成电路类型STANDARD SRAM
内存宽度8
端子数量32
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织32KX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QCCN
封装等效代码LCC32,.45X.55
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
筛选级别38535Q/M;38534H;883B
最大待机电流0.02 A
最小待机电流4.5 V
最大压摆率0.15 mA
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD

文档预览

下载PDF文档
CMOS Static RAM
256K (32K x 8-Bit)
Features
High-speed address/chip select time
– Military: 25/35/45/55/70/85/100ns (max.)
– Industrial: 25/35ns (max.)
– Commercial: 20/25/35ns (max.) low power only
Low-power operation
Battery Backup operation – 2V data retention
Produced with advanced high-performance CMOS
technology
Input and output directly TTL-compatible
Available in standard 28-pin (300 or 600 mil) ceramic DIP,
28-pin (600 mil) plastic DIP, 28-pin (300 mil) SOJ and
32-pin LCC
Military product compliant to MIL-STD-883, Class B
IDT71256S
IDT71256L
Description
The IDT 71256 is a 262,144-bit high-speed static RAM organized as
32K x 8. It is fabricated using IDT's high-performance, high-reliability
CMOS technology.
Address access times as fast as 20ns are available with power
consumption of only 350mW (typ.). The circuit also offers a reduced power
standby mode. When
CS
goes HIGH, the circuit will automatically go to and
remain in, a low-power standby mode as long as
CS
remains HIGH. In
the full standby mode, the low-power device consumes less than 15µW,
typically. This capability provides significant system level power and
cooling savings. The low-power (L) version also offers a battery backup
data retention capability where the circuit typically consumes only 5µW
when operating off a 2V battery.
The IDT71256 is packaged in a 28-pin (300 or 600 mil) ceramic DIP,
a 28-pin 300 mil SOJ, a 28-pin (600 mil) plastic DIP, and a 32-pin LCC
providing high board level packing densities.
The IDT71256 military RAM is manufactured in compliance with the
latest revision of MIL-STD-883, Class B, making it ideally suited to military
temperature applications demanding the highest level of performance and
reliability.
Functional Block Diagram
A
0
ADDRESS
DECODER
A
14
262,144 BIT
MEMORY ARRAY
V
CC
GND
I/O
0
INPUT
DATA
CIRCUIT
I/O
7
I/O CONTROL
CS
OE
WE
,
CONTROL
CIRCUIT
2946 drw 01
NOVEMBER 2006
1
©2006 Integrated Device Technology, Inc.
DSC-2946/10

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 369  2926  1990  1816  1983  8  59  41  37  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved