电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MO9156DA6-D0H-25S0-0156257812Y

产品描述LVDS Output Clock Oscillator, 156.257812MHz Nom,
产品类别无源元件    振荡器   
文件大小567KB,共8页
制造商KDS大真空
官网地址http://www.kds.info/
标准
下载文档 详细参数 全文预览

MO9156DA6-D0H-25S0-0156257812Y概述

LVDS Output Clock Oscillator, 156.257812MHz Nom,

MO9156DA6-D0H-25S0-0156257812Y规格参数

参数名称属性值
是否Rohs认证符合
Objectid7206182472
Reach Compliance Codeunknown
其他特性STANDBY; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TR
最长下降时间0.6 ns
频率调整-机械NO
频率稳定性25%
安装特点SURFACE MOUNT
标称工作频率156.257812 MHz
最高工作温度70 °C
最低工作温度-20 °C
振荡器类型LVDS
输出负载50 OHM
物理尺寸7.0mm x 5.0mm x 0.9mm
最长上升时间0.6 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
MO9156
LVPECL, LVDS Oscillator (XO) with 0.3 ps Jitter for 10Gb Ethern
et
Features
Applications
0.3 ps RMS phase jitter (random) for 10GbE applications
Frequency stability as low as
±10
ppm
100% drop-in replacement for quartz and SAW oscillators
Configurable positive frequency shift, +25, +50, or +75 ppm
Industry-standard packages: 3.2 x 2.5, 5.0 x 3.2, 7.0 x 5.0 mmxmm
Best in class 1-year and 10-year aging
Best resilience, up to 40x better than quartz
For other frequencies, refer to SiT9121 or 9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Symbol
Min.
+2.97
Supply Voltage
Vdd
+2.25
+2.25
Output Frequency Range
f
Typ.
+3.3
+2.5
Max.
+3.63
+2.75
+3.63
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
+25°C
+25°C
Industrial
Extended Commercial
Pin 1, OE or
ST
Pin 1, OE or
ST
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time
ST
pin crosses
50% threshold.
Contact KDS for tighter duty cycle
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
Termination schemes in Figures 1 and 2 - XX ordering code
156.253906 MHz, +25 PPM from 156.250000
156.257812 MHz, +50 PPM from 156.250000
156.261718 MHz, +75 PPM from 156.250000
Condition
LVPECL and LVDS, Common Electrical Characteristics
156.25000, 156.253906,
156.257812, 156.261718,
161.132800
-10
100
6.0
6.0
+10
+20
+25
+50
+2.0
+5.0
+85
+70
30%
250
10
10
55
-20
-25
-50
-2.0
-5.0
-40
-20
70%
2.0
45
Vdd-1.1
Vdd-1.9
+1.2
+250
Frequency Stability
F_stab
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
Start-up Time
Resume Time
Duty Cycle
T_start
T_resume
DC
LVPECL, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Phase Jitter (random)
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_phj
+61
+1.6
300
0.25
+69
+35
+1.0
+100
+30
Vdd-0.7
Vdd-1.5
+2.0
500
120
0.3
mA
mA
μA
μA
mA
V
V
V
ps
ns
ps
Excluding Load Termination Current, Vdd = +3.3V or +2.5V
OE = Low
OE = Low
ST
= Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 156.25 MHz - For other frequencies, T_oe = 100ns + 3 period
IEEE802.3-2005 10GbE jitter measurement specifications
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
+47
+350
+55
+35
+450
mA
mA
mV
Excluding Load Termination Current, Vdd = +3.3V or +2.5V
OE = Low
See Figure 2
Daishinku Corp.
Rev. 1.06
1389 Shinzaike, Hiraoka-cho, Kakogawa, Hyogo 675-0194 Japan
+81-79-426-3211
www.kds.info
Revised October 6, 2014
分享:选择PCB设计软件使用的想法
本帖最后由 qwqwqw2088 于 2018-7-16 09:53 编辑 过去的30多年里,发源于澳大利亚的Altium这家公司在中国是一个神一样的存在,几乎所有姗姗学步的PCB工程师都是从该公司的产品起步的 ......
qwqwqw2088 PCB设计
iar for stm8 V1.3的版本可以用v2.1.0的库码?
iar for stm8 V1.3的版本可以用v2.1.0的库码?...
wang4636358 stm32/stm8
FPGA设计的八个重要知识点,你都会吗
1. 面积与速度的平衡与互换 这里的面积指一个设计消耗FPGA/CPLD的逻辑资源的数量,对于FPGA可以用消耗的FF(触发器)和LUT(查找表)来衡量,更一般的衡量方式可以用设计所占的等价逻辑门数 ......
xyd1018 FPGA/CPLD
请教一个很难的bios问题???
其实不是很难,只是在其他论坛发了很久都没有解决,所以想到这里来碰碰运气.. 主要是bios里的vbios的问题..如下: 在bmp里填写的lvds参数是16进制的,而且只有两位..有的lcd datasheet上面有16进 ......
quansheng 嵌入式系统
分享一个 ADI 一站式电源设计工具套件
ADI Power Kits一站式电源设计工具套件,助您实现高效便捷的电源设计 553979 LTspice®是一款高性能SPICE仿真软件、原理图采集和波形查看器,集成增强功能和模型,简化了模拟电路的仿 ......
eric_wang 电源技术
Renesas官方例程
本帖最后由 hxybu 于 2014-8-26 20:41 编辑 169360169363分享个官方例程。...
hxybu 瑞萨MCU/MPU

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 232  2852  648  1721  701  5  58  14  35  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved