电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AC377PC_Q

产品描述触发器 oct D-type flip-flop
产品类别半导体    其他集成电路(IC)   
文件大小415KB,共13页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 全文预览

74AC377PC_Q概述

触发器 oct D-type flip-flop

74AC377PC_Q规格参数

参数名称属性值
厂商名称Fairchild
RoHS
电路数量Octal
逻辑系列74AC
逻辑类型D-Type Flip-Flops
极性Non-Inverting
输入类型Single-Ended
输出类型Single-Ended
传播延迟时间13 ns @ 3.3 V
高电平输出电流- 24 mA
低电平输出电流24 mA
电源电压(最大值)6 V
最大工作温度85 C
安装风格Through Hole
封装 / 箱体PDIP-20
封装Tube
最小工作温度- 40 C
输出线路数量0
电源电压(最小值)2 V

文档预览

下载PDF文档
74AC377, 74ACT377 — Octal D-Type Flip-Flop with Clock Enable
January 2008
74AC377, 74ACT377
Octal D-Type Flip-Flop with Clock Enable
Features
I
CC
reduced by 50%
Ideal for addressable register applications
Clock enable for address and data synchronization
General Description
The AC/ACT377 has eight edge-triggered, D-type flip-
flops with individual D inputs and Q outputs. The com-
mon buffered Clock (CP) input loads all flip-flops simulta-
neously, when the Clock Enable (CE) is LOW.
The register is fully edge-triggered. The state of each D
input, one setup time before the LOW-to-HIGH clock
transition, is transferred to the corresponding flip-flop's Q
output. The CE input must be stable only one setup time
prior to the LOW-to-HIGH clock transition for predictable
operation.
applications
Eight edge-triggered D-type flip-flops
Buffered common clock
Outputs source/sink 24mA
See 273 for master reset version
See 373 for transparent latch version
See 374 for 3-STATE version
ACT377 has TTL-compatible inputs
Ordering Information
Order Number
74AC377SC
74AC377SJ
74AC377MTC
74ACT377SC
74ACT377SJ
74ACT377MTC
74ACT377PC
Package
Number
M20B
M20D
MTC20
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
FACT™ is a trademark of Fairchild Semiconductor Corporation
.
©1988 Fairchild Semiconductor Corporation
74AC377, 74ACT377 Rev. 1.6.1
www.fairchildsemi.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2445  1114  2023  1838  2492  50  23  41  38  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved